











bq24311

SLUSBT8-JULY 2014

# bg24311 Overvoltage and Overcurrent Protection IC and Li+ Charger Front-End Protection IC

#### **Features**

- Provides Protection for Three Variables:
  - Input Overvoltage, with Rapid Response in < 1
  - User-Programmable Overcurrent with Current Limiting
  - **Battery Overvoltage**
- 30 V Maximum Input Voltage
- Supports up to 0.3 A Input Current
- Robust Against False Triggering Due to Current **Transients**
- Thermal Shutdown
- **Enable Input**
- Status Indication Fault Condition

## **Applications**

- Mobile Phones and Smart Phones
- **PDAs**
- MP3 Players
- Low-Power Handheld Devices
- Bluetooth™ Headsets

# 3 Description

The bq24311 is a highly integrated circuit designed to protect Li-ion batteries from charging circuit failures. The IC continuously monitors the input voltage, input current, and battery voltage. The input overvoltage protection immediately removes power from the charging circuit by turning off an internal switch. The input protection limits the system current at the userprogrammable value, and if the overcurrent persists, switches the pass element OFF after a blanking period. Additionally, the IC also monitors its own die temperature and switches off if it becomes too hot.

The IC can be controlled by a processor and also provides status information about fault conditions to the host.

#### **Device Information**

| PART NUMBER | PACKAGE  | BODY SIZE (NOM) |  |  |
|-------------|----------|-----------------|--|--|
| bq24311     | WSON (8) | 2.00mm x 2.00mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Application Information**







# **Table of Contents**

| 1 | Features 1                           | 8.1 Overview                                        |
|---|--------------------------------------|-----------------------------------------------------|
| 2 | Applications 1                       | 8.2 Functional Block Diagram                        |
| 3 | Description 1                        | 8.3 Feature Description                             |
| 4 | Application Information 1            | 8.4 Device Functional Modes                         |
| 5 | Revision History                     | 9 Application and Implementation 12                 |
| 6 | Pin Configuration and Functions      | 9.1 Typical Application Circuit                     |
| 7 | Specifications                       | 10 Power Supply Requirements 16                     |
| ′ | 7.1 Absolute Maximum Ratings         | 11 Layout 17                                        |
|   | 7.2 Handling Ratings                 | 11.1 Layout Guidelines 1                            |
|   | 7.3 Recommended Operating Conditions | 11.2 Layout Example1                                |
|   | 7.4 Thermal Information              | 12 Device and Documentation Support 18              |
|   | 7.5 Electrical Characteristics       | 12.1 Trademarks 18                                  |
|   | 7.6 Timing Requirements              | 12.2 Electrostatic Discharge Caution 1              |
|   | 7.7 Typical Characteristics          | 12.3 Glossary1                                      |
| 8 | Detailed Description                 | 13 Mechanical, Packaging, and Orderable Information |

# **5 Revision History**

| Date | Revision | Notes            |  |  |
|------|----------|------------------|--|--|
| June | *        | Initial release. |  |  |

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



# 6 Pin Configuration and Functions



## **Pin Functions**

| PIN                                                    |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                   | DSG | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |
| IN                                                     | 1   | I   | Input power, connect to external DC supply. Connect external 1µF ceramic capacitor (minimum) to VSS.                                                                                                                                                                                                                                        |
| OUT                                                    | 8   | 0   | Output pin to the charging system. Connect external 1 µF ceramic capacitor (minimum) to VSS.                                                                                                                                                                                                                                                |
| VBAT                                                   | 6   | I   | Battery voltage sense input. Connect to pack positive pin through a resistor.                                                                                                                                                                                                                                                               |
| ILIM                                                   | 7   | I/O | Input overcurrent threshold programming. Connect a resistor to VSS to set the overcurrent threshold.                                                                                                                                                                                                                                        |
| CE                                                     | 5   | I   | Chip enable input. Active low. When $\overline{CE}$ = High, the input FET is off. Internally pulled down.                                                                                                                                                                                                                                   |
| FAULT                                                  | 4   | 0   | Device status, open-drain output. FAULT = Low indicates that the input FET Q1 has been turned on due to input overvoltage, input overcurrent, battery overvoltage, or thermal shutdown.                                                                                                                                                     |
| VSS                                                    | 2   | _   | Ground pin                                                                                                                                                                                                                                                                                                                                  |
| NC                                                     | 3   |     | This pin may have internal circuits used for test purposes. Do not make any external connections at these pins for normal operation.                                                                                                                                                                                                        |
| Thermal PAD – of the device. The the printed circuit b |     | _   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. The VSS pin must be connected to ground at all times. |

## 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                            |                                             | MIN  | MAX | UNIT |
|--------------------------------------|---------------------------------------------|------|-----|------|
|                                      | IN (with respect to VSS)                    | -0.3 | 30  |      |
| Input voltage                        | OUT (with respect to VSS)                   | -0.3 | 12  | V    |
|                                      | ILIM, FAULT, CE, VBAT (with respect to VSS) | -0.3 | 7   |      |
| Input current                        | IN                                          |      | 0.5 | Α    |
| Output current                       | OUT                                         |      | 0.5 | Α    |
| Output sink current                  | FAULT                                       |      | 15  | mA   |
| Junction temperature, T <sub>J</sub> |                                             | -40  | 150 | °C   |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.2 Handling Ratings

|                  |                           |                                                                                | MIN   | MAX  | UNIT |
|------------------|---------------------------|--------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub> | Storage temperature range | -65                                                                            | 150   | ů    |      |
| V                | Floatrootetic discharge   | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | -2000 | 2000 | ٧    |
| V <sub>ESD</sub> | Electrostatic discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2)  | -500  | 500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                          | MIN  | MAX | UNIT |
|-------------------|--------------------------|------|-----|------|
| $V_{IN}$          | Input voltage range      | 3    | 26  | V    |
| I <sub>IN</sub>   | Input current, IN pin    | 50   | 300 | mA   |
| I <sub>OUT</sub>  | Output current, OUT pin  | 50   | 300 | mA   |
| R <sub>ILIM</sub> | OCP Programming resistor | 83.3 | 500 | kΩ   |
| TJ                | Junction temperature     | -40  | 125 | °C   |

#### 7.4 Thermal Information

|                    | THERMAL METRIC <sup>(1)</sup>                | DSG    | LIMITO |
|--------------------|----------------------------------------------|--------|--------|
|                    | THERMAL METRIC**                             | 8 PINS | UNITS  |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 86.3   |        |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 116.9  |        |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 56.1   | °C/W   |
| Ψлт                | Junction-to-top characterization parameter   | 8.1    | C/VV   |
| ΨЈВ                | Junction-to-board characterization parameter | 56.4   |        |
| $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 25.9   |        |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>2) (2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.5 Electrical Characteristics

over junction temperature range -40°C to 125°C and recommended supply voltage (unless otherwise noted)

| PARAMETER               |                                                       | TEST COND                                                                                                | MIN                   | TYP  | MAX  | UNIT |    |
|-------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|----|
| IN                      |                                                       |                                                                                                          |                       |      |      |      |    |
| V <sub>(UVLO)</sub>     | Undervoltage lock-out, input power detected threshold | CE = Low, V <sub>IN</sub> increasing from 0 V to 3 V                                                     |                       | 2.6  | 2.7  | 2.8  | V  |
| V <sub>(UVLO_HYS)</sub> | Hysteresis on UVLO                                    | CE = Low, V <sub>IN</sub> decreasing fr                                                                  | om 3 V to 0 V         | 200  | 260  | 300  | mV |
| I <sub>DD</sub>         | Operating current                                     | $\overline{\text{CE}}$ = Low, No load on OUT $V_{\text{IN}}$ = 5 V, $R_{(\text{ILIM})}$ = 200 k $\Omega$ | pin,                  |      | 400  | 500  | μΑ |
| I <sub>(STDBY)</sub>    | Standby current                                       | CE = High, V <sub>IN</sub> = 5 V                                                                         |                       |      | 65   | 95   | μΑ |
| INPUT TO C              | OUTPUT CHARACTERISTICS                                |                                                                                                          |                       |      |      |      |    |
| V <sub>(DO)</sub>       | Drop-out voltage IN to OUT                            | CE = Low, V <sub>IN</sub> = 5 V, I <sub>OUT</sub> =                                                      | 0.125 A               |      | 21   | 35   | mV |
| INPUT OVE               | RVOLTAGE PROTECTION                                   |                                                                                                          |                       |      |      |      |    |
| V <sub>(OVP)</sub>      | Input overvoltage protection threshold                | CE = Low, V <sub>IN</sub> increasing from                                                                | om 5V to 7.5 V        | 5.71 | 5.85 | 6.00 | V  |
| V <sub>HYS-OVP</sub>    | Hysteresis on OVP                                     | CE = Low, V <sub>IN</sub> decreasing fr                                                                  | om 7.5 V to 5 V       | 20   | 60   | 110  | mV |
| INPUT OVE               | RCURRENT PROTECTION                                   |                                                                                                          |                       |      |      |      |    |
|                         | Input overcurrent protection threshold range          |                                                                                                          |                       | 50   |      | 300  | mA |
| I <sub>(OCP)</sub>      | land and a second and a second and a                  | $\overline{\text{CE}}$ = Low, R <sub>ILIM</sub> = 200 k $\Omega$ ,                                       | $T_J = 0$ °C to 85°C  | 110  | 125  | 135  | Δ  |
|                         | Input overcurrent protection threshold                | $3 \text{ V} \leq \text{V}_{\text{IN}} < \text{V}_{\text{OVP}}$                                          | $T_J = 0$ °C to 125°C | 110  | 125  | 140  | mA |
| BATTERY C               | VERVOLTAGE PROTECTION                                 |                                                                                                          |                       |      |      |      |    |
| $V_{(BOVP)}$            | Battery overvoltage protection threshold              | $\overline{\text{CE}}$ = Low, V <sub>IN</sub> > 4.4 V                                                    |                       | 4.30 | 4.35 | 4.4  | V  |
| V <sub>(HYS-BOVP)</sub> | Hysteresis on V <sub>(BOVP)</sub>                     | $\overline{\text{CE}}$ = Low, V <sub>IN</sub> > 4.4 V                                                    |                       | 200  | 275  | 320  | mV |
| I <sub>(VBAT)</sub>     | Input bias current on VBAT pin                        | V <sub>BAT</sub> = 4.4 V, T <sub>J</sub> = 25°C                                                          |                       |      |      | 10   | nA |
| THERMAL F               | PROTECTION                                            |                                                                                                          |                       |      |      |      |    |
| T <sub>J(OFF)</sub>     | Thermal shutdown temperature                          |                                                                                                          |                       |      | 140  | 150  | °C |
| T <sub>J(OFF-HYS)</sub> | Thermal shutdown hysteresis                           |                                                                                                          |                       |      | 20   |      | °C |
| LOGIC LEV               | ELS ON CE                                             | •                                                                                                        |                       | *    |      |      |    |
| V <sub>IL</sub>         | Low-level input voltage                               |                                                                                                          |                       | 0    |      | 0.4  | V  |
| $V_{IH}$                | High-level input voltage                              |                                                                                                          |                       | 1.4  |      |      | ٧  |
| I <sub>IL</sub>         | Low-level input current                               | V <sub>CE</sub> = 0 V                                                                                    |                       |      |      | 1    | μΑ |
| I <sub>IH</sub>         | High-level input current                              | V <sub>CE</sub> = 1.8 V                                                                                  |                       |      |      | 15   | μΑ |
| LOGIC LEV               | ELS ON FAULT                                          |                                                                                                          |                       |      |      |      |    |
| V <sub>OL</sub>         | Output low voltage                                    | I <sub>(SINK)</sub> = 5 mA                                                                               |                       |      |      | 0.2  | V  |
| I <sub>(HI-Z)</sub>     | Leakage current, FAULT pin HI-Z                       | V <sub>(FAULT)</sub> = 5 V                                                                               |                       |      |      | 10   | μΑ |

# 7.6 Timing Requirements

|                         |                                                |                                                                                                                                                                                                      | MIN | TYP | MAX | UNIT |
|-------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>DGL(PGOOD)</sub> | Deglitch time, input power detected status     | $\overline{CE}$ = Low. Time measured from V <sub>IN</sub> 0 V $\rightarrow$ 5 V 1 $\mu s$ rise-time, to output turning ON                                                                            |     | 8   |     | ms   |
| t <sub>PD(OVP)</sub>    | Input OV propagation delay <sup>(1)</sup>      | CE = Low                                                                                                                                                                                             | ·   |     | 1   | μs   |
| t <sub>ON(OVP)</sub>    | Recovery time from input overvoltage condition | $\overline{\text{CE}}$ = Low, Time measured from $V_{\text{IN}}$ 7.5 V $\rightarrow$ 5 V, 1µs fall-time                                                                                              |     | 8   |     | ms   |
| t <sub>BLANK(OCP)</sub> | Blanking time, input overcurrent detected      |                                                                                                                                                                                                      |     | 176 |     | μs   |
| t <sub>REC(OCP)</sub>   | Recovery time from input overcurrent condition |                                                                                                                                                                                                      |     | 64  |     | ms   |
| t <sub>DGL(BOVP)</sub>  | Deglitch time, battery overvoltage detected    | $\overline{\text{CE}} = \text{Low, V}_{\text{IN}} > 4.4 \text{ V. Time measured from} \\ \text{V}_{\text{(VBAT)}} \text{ rising from 4.1 V to 4.4 V to } \overline{\text{FAULT}} \text{ going low.}$ |     | 176 |     | μs   |

<sup>(1)</sup> Not tested in production. Specified by design.

# TEXAS INSTRUMENTS

#### 7.7 Typical Characteristics

Test conditions (unless otherwise noted) for typical operating performance:  $V_{IN}=5$  V,  $C_{IN}=1$   $\mu F$ ,  $C_{OUT}=1$   $\mu F$ ,  $R_{(ILIM)}=200$  k $\Omega$ ,  $R_{(BAT)}=100$  k $\Omega$ ,  $T_A=25$ °C,  $V_{(PU)}=3.3$  V (see Figure 11 for the Typical Application Circuit)





# **Typical Characteristics (continued)**





# TEXAS INSTRUMENTS

### 8 Detailed Description

#### 8.1 Overview

The bq24311 is a highly integrated circuit designed to protect Li-ion batteries from charging circuit failures. The IC continuously monitors the input voltage, input current, and battery voltage. The input overvoltage protection immediately removes power from the charging circuit by turning off an internal switch. The input protection limits the system current at the user-programmable value, and if the overcurrent persists, switches the pass element OFF after a blanking period. Additionally, the IC also monitors its own die temperature and switches off if it becomes too hot.

# 8.2 Functional Block Diagram



Figure 9. Simplified Block Diagram

Submit Documentation Feedback



# 8.3 Feature Description

#### 8.3.1 Power Down

The device remains in power down mode when the voltage at the IN pin is below the undervoltage threshold  $V_{IIVI,O}$ . The FET Q1 connected between IN and OUT pins is off, and the status output,  $\overline{FAULT}$ , is set to Hi-Z.

#### 8.3.2 Power-On Reset

The device resets when the voltage at the IN pin exceeds the UVLO threshold. All internal counters and other circuit blocks are reset. The IC then waits for duration  $t_{DGL(PGOOD)}$  for the input voltage to stabilize. If, after  $t_{DGL(PGOOD)}$ , the input voltage and battery voltage are safe, FET Q1 is turned ON. The IC has a soft-start feature to control the inrush current which minimizes the ringing at input during power up, as shown in Figure 15 (ringing occurs because the parasitic inductance of the adapter cable and the input bypass capacitor form a resonant circuit). Because of the deglitch time at power-on, if the input voltage rises rapidly to beyond the OVP threshold, the device will not switch on at all, instead it will go into protection mode and indicate a fault on the FAULT pin, as shown in Figure 16.

#### 8.4 Device Functional Modes

#### 8.4.1 Operation

The device continuously monitors the input voltage, input current, and battery voltage as described in detail in the following sections.

#### 8.4.1.1 Input Overvoltage Protection

If the input voltage rises above  $V_{\text{OVP}}$ , the internal FET Q1 is turned off, removing power from the circuit. As shown in Figure 17, the response is rapid, with the FET turning off in less than a microsecond. The FAULT pin is driven low. When the input voltage returns below  $V_{\text{OVP}} - V_{\text{HYS-OVP}}$  (but is still above  $V_{\text{UVLO}}$ ), the FET Q1 is turned on again after a deglitch time of  $t_{\text{ON}(\text{OVP})}$  to ensure that the input supply has stabilized. Figure 18 shows the recovery from input OVP.

#### 8.4.1.2 Input Overcurrent Protection

If the load current tries to exceed the  $I_{OCP}$  threshold, the device limits the current for a blanking period,  $t_{BLANK(OCP)}$ . If the load current returns to less than  $I_{OCP}$  before  $t_{BLANK(OCP)}$  times out, the device continues to operate. However, if the overcurrent situation persists for  $t_{BLANK(OCP)}$ , the FET Q1 is turned off for a duration of  $t_{REC(OCP)}$ , and the FAULT pin is driven low. The FET is then turned on again after  $t_{REC(OCP)}$  and the current is monitored all over again. Each time an OCP fault occurs, an internal counter is incremented. If 15 OCP faults occur in one charge cycle, the FET is turned off permanently, as shown in Figure 19. The counter is cleared either by removing and re-applying input power, or by disabling and re-enabling the device with the  $\overline{CE}$  pin. Figure 19 and Figure 20 show what happens in an overcurrent fault.

To prevent the input voltage from spiking up due to the inductance of the input cable, Q1 is turned off slowly, resulting in a "soft-stop", as shown in Figure 22.

#### 8.4.1.3 Battery Overvoltage Protection

The battery overvoltage threshold  $V_{(BOVP)}$  is internally set to 4.35V. If the battery voltage exceeds the  $V_{(BOVP)}$  threshold, the FET Q1 is turned off, and the FAULT pin is driven low. The FET is turned back on once the battery voltage drops to  $V_{(BOVP)} - V_{HYS-BOVP}$  (see Figure 22 and Figure 23). Each time a battery overvoltage fault occurs, an internal counter is incremented. If 15 such faults occur in one charge cycle, the FET is turned off permanently, as shown in Figure 23. The counter is cleared either by removing and re-applying input power, or by disabling and re-enabling the device with the  $\overline{CE}$  pin. In the case of a battery overvoltage fault, Q1 is switched OFF gradually, resulting in a soft-stop (see Figure 22).



### **Device Functional Modes (continued)**

#### 8.4.1.4 Thermal Protection

If the junction temperature of the device exceeds  $T_{J(OFF)}$ , the FET Q1 is turned off, and the  $\overline{FAULT}$  pin is driven low. The FET is turned back on when the junction temperature falls below  $T_{J(OFF-HYS)}$ .

#### 8.4.1.5 Enable Function

The IC has an enable pin which can be used to enable or disable the device. When the  $\overline{\text{CE}}$  pin is driven high, the internal FET is turned off. When the  $\overline{\text{CE}}$  pin is low, the FET is turned on if other conditions are safe. The OCP counter and the Bat-OVP counter are both reset when the device is disabled and re-enabled. The  $\overline{\text{CE}}$  pin has an internal pulldown resistor and can be left floating. Note that the  $\overline{\text{FAULT}}$  pin functionality is also disabled when the  $\overline{\text{CE}}$  pin is high.

#### 8.4.1.6 Fault Indication

The FAULT pin is an active-low open-drain output. It is in a high-impedance state when operating conditions are safe, or when the device is disabled by setting CE high. With CE low, the FAULT pin goes low whenever any of these events occurs:

- Input overvoltage
- Input overcurrent
- · Battery overvoltage
- IC Overtemperature

0



# **Device Functional Modes (continued)**



Figure 10. Flow Diagram

# TEXAS INSTRUMENTS

## 9 Application and Implementation

#### 9.1 Typical Application Circuit

 $V_{OVP} = 5.85 \text{ V}, I_{OCP} = 125 \text{ mA}, V_{(BOVP)} = 4.35 \text{ V}.$ 



Figure 11.

#### 9.1.1 Design Requirements

#### 9.1.1.1 Selection of $R_{ILIM}$

The overcurrent threshold is programmed by a resistor,  $R_{ILIM}$ , connected from the ILIM pin to VSS. Figure 4 shows the OCP threshold as a function of  $R_{ILIM}$ , and may be approximated by the following equation:

$$I_{OCP} = 25 \div R_{IIIM}$$
 (current in A, resistance in k $\Omega$ ) (1)

Choose a  $I_{OCP}$  between 50 mA and 300 mA and apply the above equation to select a  $R_{ILIM}$  resistor value from 500 k $\Omega$  to 83.3 k $\Omega$  respectively. However, at lower OCP limits, approaching 50 mA, the precision of the current protection circuit decreases the achievable accuracy of the OCP threshold.

#### 9.1.1.2 Selection of $R_{BAT}$

It is strongly recommended that the battery not be tied directly to the VBAT pin of the device, as under some failure modes of the IC, the voltage at the IN pin may appear on the VBAT pin. This voltage can be as high as 30 V, and applying 30 V to the battery in case of the failure of the bq24311 can be hazardous. Connecting the VBAT pin through  $R_{(BAT)}$  prevents a large current from flowing into the battery in case of a failure of the IC. In the interests of safety,  $R_{BAT}$  should have a high value. The problem with a large  $R_{(BAT)}$  is that the voltage drop across this resistor because of the VBAT bias current  $I_{(VBAT)}$  causes an error in the  $V_{(BOVP)}$  threshold. This error is over and above the tolerance on the nominal 4.35V  $V_{(BOVP)}$  threshold.

Choosing  $R_{BAT}$  in the range 100 k $\Omega$  to 470 k $\Omega$  is a good compromise. In the case of an IC failure, with  $R_{BAT}$  equal to  $100k\Omega$ , the maximum current flowing into the battery would be  $(30 \text{ V} - 3 \text{ V}) \div 100 \text{ k}\Omega = 246 \text{ µA}$ , which is low enough to be absorbed by the bias currents of the system components.  $R_{(BAT)}$  equal to 100 k $\Omega$  would result in a worst-case voltage drop of  $R_{(BAT)} \times I_{(VBAT)} = 1 \text{ mV}$ . This is negligible to compared to the internal tolerance of 50mV on  $V_{(BOVP)}$  threshold.

If the Bat-OVP function is not required, the VBAT pin should be connected to VSS.

12



#### **Typical Application Circuit (continued)**

## 9.1.1.3 Selection of $R_{(CE)}$ , $R_{(FAULT)}$ , and $R_{(PU)}$

The  $\overline{CE}$  pin can be used to enable and disable the IC. If host control is not required, the  $\overline{CE}$  pin can be tied to ground or left un-connected, permanently enabling the device.

In applications where external control is required, the  $\overline{\text{CE}}$  pin can be controlled by a host processor. As in the case of the VBAT pin (see Selection of Rbat), the  $\overline{\text{CE}}$  pin should be connected to the host GPIO pin through as large a resistor as possible. The limitation on the resistor value is that the minimum  $V_{OH}$  of the host GPIO pin less the drop across the resistor should be greater than  $V_{IH}$  of the bq24311  $\overline{\text{CE}}$  pin. The drop across the resistor is given by  $R_{(CE)} \times I_{IH}$ .

The  $\overline{FAULT}$  pin is an open-drain output that goes low during OV, OC, battery-OV, and  $\overline{OT}$  events. If the application does not require monitoring of the  $\overline{FAULT}$  pin, it can be left unconnected. But if the  $\overline{FAULT}$  pin has to be monitored, it should be pulled high externally through  $R_{(PU)}$ , and connected through  $R_{(FAULT)}$  to the host.  $R_{(FAULT)}$  prevents damage to the host controller if the bq24311 fails (see Selection of Rbat). The resistors should be of high value, in practice values between 22 k $\Omega$  and 100 k $\Omega$  should be sufficient.

#### 9.1.1.4 Selection of Input and Output Bypass Capacitors

The input capacitor  $C_{IN}$  in Figure 11 is for decoupling, and serves an important purpose. Whenever there is a step change downwards in the system load current, the inductance of the input cable causes the input voltage to spike up.  $C_{IN}$  prevents the input voltage from overshooting to dangerous levels. It is strongly recommended that a ceramic capacitor of at least  $1\mu F$  be used at the input of the device. It should be located in close proximity to the IN pin.

 $C_{OUT}$  in Figure 11 is also important: If a fast (< 1  $\mu$ s rise time) overvoltage transient occurs at the input, the current that charges  $C_{OUT}$  causes the device's current-limiting loop to kick in, reducing the gate-drive to FET Q1. This results in improved performance for input overvoltage protection.  $C_{OUT}$  should also be a ceramic capacitor of at least 1  $\mu$ F, located close to the OUT pin.  $C_{OUT}$  also serves as the input decoupling capacitor for the charging circuit downstream of the protection IC.

#### 9.1.2 Detailed Design Procedures

#### 9.1.2.1 Powering Accessories

In some applications, the equipment that the protection IC resides in may be required to provide power to an accessory (that is, a cellphone may power a headset or an external memory card) through the same connector pins that are used by the adapter for charging. Figure 12 and Figure 13 illustrate typical charging and accessory-powering scenarios:



Figure 12. Charging - The Red Arrows Show the Direction of Current Flow

# TEXAS INSTRUMENTS

## **Typical Application Circuit (continued)**



Figure 13. Powering an Accessory - The Red Arrows Show the Direction of Current Flow

In the second case, when power is being delivered to an accessory, the bq24311 device is required to support current flow from the OUT pin to the IN pin.

If  $V_{OUT} > V_{(UVLO)} + 0.7 \text{ V}$ , FET Q1 is turned on, and the reverse current does not flow through the diode but through Q1. Q1 will then remain ON as long as  $V_{OUT} > V_{(UVLO)} - V_{(HYS-UVLO)} + R_{DS(on)} \times I_{(ACCESSORY)}$ . Within this voltage range, the reverse current capability is the same as the forward capability, 0.5 A. It should be noted that there is no overcurrent protection in this direction.



Figure 14.

Submit Documentation Feedback



# **Typical Application Circuit (continued)**

### 9.1.3 Application Curves



# TEXAS INSTRUMENTS

# **Typical Application Circuit (continued)**



# 10 Power Supply Requirements

In a typical application, the system is powered by a USB port or USB wall adapter.

The minimum input voltage, where the protector starts to pass current assuming  $V_{BAT}$  is acceptable, could be 2.7 V. The maximum supported input voltage is up to 5.85 V; the overvoltage protection kicks in at 5.85 V and the maximum input voltage rating is 30 V input rating.

Submit Documentation Feedback



## 11 Layout

www.ti.com

#### 11.1 Layout Guidelines

- This device is a protection device, and is meant to protect down-stream circuitry from hazardous voltages. Potentially, high voltages may be applied to this IC. It has to be ensured that the edge-to-edge clearances of PCB traces satisfy the design rules for high voltages.
- The device uses SON packages with a PowerPAD™. For good thermal performance, the PowerPAD should be thermally coupled with the PCB ground plane. In most applications, this will require a copper pad directly under the IC. This copper pad should be connected to the ground plane with an array of thermal vias.
- C<sub>IN</sub> and C<sub>OUT</sub> should be located close to the IC. Other components like R<sub>ILIM</sub> and R<sub>BAT</sub> should also be located close to the IC.

# 11.2 Layout Example



Copyright © 2014, Texas Instruments Incorporated



## 12 Device and Documentation Support

#### 12.1 Trademarks

PowerPAD is a trademark of Texas Instruments. Bluetooth is a trademark of Bluetooth SIG, Inc.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback



# PACKAGE OPTION ADDENDUM

13-Aug-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| BQ24311DSGR      | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SHN            | Samples |
| BQ24311DSGT      | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | SHN            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

13-Aug-2014

| In no event shall TI's liabilit | v arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                   |                                 |                                     |                              |                            |

PACKAGE MATERIALS INFORMATION

www.ti.com 18-Aug-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ24311DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ24311DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 18-Aug-2014



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| BQ24311DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ24311DSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |

DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- This drawing is subject to change without notice.
- Quad Flatpack, No-Leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-229.



# DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4208347/G 08/13

NOTE: All linear dimensions are in millimeters



# DSG (S-PWSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>