### M21404/M21414/M21424 SD, HD, and 3G Cable Equalizers The M21404/M21414/M21424 are high-speed, low-power, adaptive co-axial cable equalizers designed to increase the maximum low-jitter transmission distance of serial digital interface (SDI) video signals and DVB-ASI across commonly used bandwidth-limiting $75\Omega$ coaxial cable. These devices automatically optimize their transfer function based on the bit rate and cable length to minimize the inter-symbol interference (ISI) jitter caused by the cable and to remove the DC offset components introduced with the pathological test pattern and AC coupling in systems. The M21424 is designed to support SD, HD, and 3G data rates from 143 Mbps to 2970 Mbps. The M21414 is designed to support SD and HD data rates from 143 Mbps and 1485 Mbps. The M21404 is designed to support SD data rates between 143 Mbps and 540 Mbps. The low-noise, high-gain equalizer allows for low jitter 3G-SDI transmissions up to 100m (Belden 1694A) and HD transmissions up to a length of 200m (Belden 1694A) and 120m (Belden 8281). For SD data rates, cable lengths up to 400m (Belden 1694A) and 300m (Belden 8281) are supported. #### **Applications** - · SDI Routers - · SDI Switches - · SDI Distribution Amplifier - · SDI Camera #### **Standards Compliance** - SMPTE 259M, SMPTE 292, SMPTE 344M, SMPTE 424M (at appropriate data rates) - DVB-ASI (270 Mbps) #### **Features** - SMPTE/DVB-ASI compliant at SD, HD and 3G (M21424) - SMPTE/DVB-ASI compliant at SD and HD (M21414) - SMPTE/DVB-ASI compliant at SD (M21404) - Dual CML outputs, with selectable high amplitude - · Enable for second CML output - Interchangeable PCB footprint for all three devices - 2.5V or 3.3V Supply - Low Power (175 mW @ 2.5V, 230 mW @ 3.3V) - Extended Temperature range: -10 to 85 °C #### **Functional Block Diagram** ### **Ordering Information** | Part Number | Package | Operating Data Rate | Operating Temperature | |-------------|-----------------------------|---------------------|-----------------------| | M21404G-13* | 32-pin MLF (RoHS compliant) | 143–540 Mbps | −10 °C to 85 °C | | M21414G-13* | 32-pin MLF (RoHS compliant) | 143–1485 Mbps | −10 °C to 85 °C | | M21424G-13* | 32-pin MLF (RoHS compliant) | 143–2970 Mbps | −10 °C to 85 °C | <sup>\*</sup> Consult the price list for exact part number when ordering. ### **Revision History** | Revision | Level | Date | Description | |----------|-------------|---------------|---------------------------------------------------------| | D | Release | March 2010 | Revised for -13 part. | | С | Release | April 2007 | Production release. | | | | | Correction made to the Functional Block Diagram. | | | | | Specification changes to Tables 1-3, 1-5, 1-6, and 1-7. | | В | Preliminary | February 2007 | Combined data sheets for the M21404, M21214 and M21424. | | | | | Removed 1.8V operation. | | | | | Removed CLI and MUTE threshold specification. | | А | Advance | April 2006 | Initial Release. | <sup>\*</sup> The letter 'G' designator after the part number indicates a RoHS-compliant package. Refer to www.mindspeed.com for additional information. # **Table of Contents** | Orde | ering I | nformation | 2 | |-------|---------|--------------------------------------------------------|---| | Revi | sion H | listory | 2 | | Table | e of Co | ontents | 3 | | List | of Figu | ıres | 4 | | List | of Tab | les | 5 | | 1.0 | Prod | uct Specification | 6 | | | | · | | | | 1.1 | General Specifications | | | | 1.2 | Input/Output Level Specifications | | | | 1.3 | EQ Specifications | | | | 1.4 | Package Specification | 1 | | | | 1.4.1Mechanical Description11.4.1.1Package Details1 | | | | 1.5 | Manufactureability | | | | | 1.5.1 Electrostatic Discharge | | | | | 1.5.2 Peak Reflow Temperature | | | | | 1.5.3 Moisture Sensitivity Level (MSL) | | | | 1.6 | Design Considerations | | | | | 1.6.1 Thermal Considerations | | | 2.0 | Func | tional Description | 4 | | | 2.1 | Pin Descriptions | | | | | 2.1.1 General Nomenclature | | | | | 2.1.2 High-Speed Input | | | | | 2.1.3 High-Speed Outputs | | | | | 2.1.4 Adaptive Equalization Selection | | | | | 2.1.5 Cable Length Indicator | | | | | 2.1.6 Output Mute and Signal Detect | | | | | 2.1.7 Equalizer Detailed Description | | | | 2.2 | M21404/M21414/M21424 Common Signals by Interface Group | 6 | | | | 2.2.1 M21404/M21414/M21424 Pins | 7 | | Appe | endix | | 8 | | | A.1 | Glossary of Terms/Acronyms | | | | A. 1 | Reference Documents | | | | H.Z | | | | | | A.2.1 External | 7 | # **List of Figures** | Figure 1-1. | Output Symbols Definition | 9 | |-------------|---------------------------------------------------------|----| | Figure 1-2. | M21404/M21414/M21424 Pin Assignments | 11 | | Figure 1-3. | M21404/M21414/M21424 Packaging Details | 12 | | Figure 2-1. | Single-ended Typical Input Matching/Termination Network | 14 | | Figure 2-2. | Test Setup Diagram for Cable Equalizer Evaluation | 16 | # **List of Tables** | Table 1-1. | Absolute Maximum Ratings | 6 | |------------|-----------------------------------------------------------|----| | Table 1-2. | Recommended Operating Conditions | 6 | | Table 1-3. | Power DC Electrical Specifications | 6 | | Table 1-4. | CMOS Input Electrical Specifications (Logic Signals Only) | 7 | | Table 1-5. | High Speed Input Electrical Specifications | 7 | | Table 1-6. | High Speed Output Electrical Specifications | 8 | | Table 1-7. | Cable Equalizer Distance Specifications | 10 | | Table 1-8. | SD/MUTE Specifications | 10 | | Table 2-1. | Power Pins | 16 | | Table 2-2. | High-speed Signal Pins | 16 | | Table 2-3. | Control/Interface Pins | 17 | # 1.0 Product Specification ### 1.1 General Specifications Table 1-1. Absolute Maximum Ratings | Symbol | Parameter | Minimum | Maximum | Units | |---------------------|-------------------------------|------------------------|------------------------|-------| | AV <sub>DD</sub> | Positive Supply | AV <sub>SS</sub> – 0.5 | AV <sub>SS</sub> + 3.6 | V | | V <sub>IOAM</sub> | Any I/O pin | AV <sub>SS</sub> – 0.5 | AV <sub>DD</sub> + 0.5 | V | | T <sub>STORE</sub> | Storage Temperature | -65 | +150 | °C | | ESD <sub>HBML</sub> | Human Body Model (low-speed) | 2000 | _ | V | | ESD <sub>HBMH</sub> | Human Body Model (high-speed) | 2000 | _ | V | | ESD <sub>CDM</sub> | Charge Device Model | 500 | _ | V | | NOTE: | | • | | • | No Damage. ### Table 1-2. Recommended Operating Conditions | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |------------------|----------------------------------------|-------|---------|---------|---------|-------| | $AV_DD$ | Supply Voltage | _ | -5 | 2.5/3.3 | +5 | % | | T <sub>AMB</sub> | Ambient Temperature | _ | -10 | _ | +85 | °C | | $\theta_{JA}$ | Junction to Ambient Thermal Resistance | 1, 2 | _ | 40 | _ | °C/W | #### NOTES: - Mounted on multi layer board (≥ 4 layers). - 2. Airflow = 0.0 m/s. Table 1-3. Power DC Electrical Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |-----------------------|---------------------------------|---------|---------|---------|---------|-------| | Total I <sub>DD</sub> | Supply Current | 1 | _ | 70 | 90 | mA | | P <sub>DISS2.5V</sub> | Total Power Dissipation (@2.5V) | 1, 2, 3 | _ | 175 | 236 | mW | | P <sub>DISS3.3V</sub> | Total Power Dissipation (@3.3V) | 1, 2, 3 | | 230 | 312 | mW | #### NOTES: - 1. Specified at recommended operating conditions—see Table 1-2. - 2. Includes on-chip power dissipation as well as off-chip power dissipated by termination resistors. - 3. Typical calculated at nominal supply voltage, maximum calculated at nominal supply voltage + 5%. ### 1.2 Input/Output Level Specifications Table 1-4. CMOS Input Electrical Specifications (Logic Signals Only) | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |-----------------|----------------------------|-------|-------------------------|---------|-------------------------|-------| | V <sub>IH</sub> | Input Logic High Voltage | 1 | 0.75 x AV <sub>DD</sub> | _ | AV <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Logic Low Voltage | 1 | 0 | _ | 0.25 x AV <sub>DD</sub> | V | | I <sub>IH</sub> | Input Current (logic high) | 1 | -100 | _ | 100 | μА | | I <sub>IL</sub> | Input Current (logic low) | 1 | -100 | _ | 100 | μА | #### NOTE: Table 1-5. High Speed Input Electrical Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |------------------|------------------------------------------------------------------------------|---------|---------|---------|---------|-------| | DR <sub>IN</sub> | Input Bit Rate (M21404) | 1 | 143 | _ | 540 | Mbps | | | Input Bit Rate (M21414) | 1 | 143 | _ | 1485 | Mbps | | | Input Bit Rate (M21424) | 1 | 143 | _ | 2970 | Mbps | | V <sub>ID</sub> | Input Voltage Range with 0m of cable, p-p,<br>A <sub>VDD</sub> = 2.5 or 3.3V | 1, 5 | 700 | 800 | 1200 | mV | | V <sub>ICM</sub> | Input Common-Mode Voltage (AV <sub>DD</sub> = 3.3V) | 1, 4 | _ | 2.75 | _ | V | | | Input Common-Mode Voltage (AV <sub>DD</sub> = 2.5V) | 1, 4 | _ | 1.95 | _ | V | | C <sub>IN</sub> | Input capacitance | 1, 4 | _ | 0.5 | _ | pF | | R <sub>IN</sub> | Input resistance | 1, 4 | _ | 1.6 | _ | kΩ | | S <sub>11</sub> | Input Return Loss (5 MHz to 1.5 GHz) | 1, 2, 3 | 20 | 30 | _ | dB | | | Input Return Loss (1.5 GHz to 3 GHz) (M21424) | 1, 2, 3 | _ | 13 | _ | dB | #### NOTES: - 1. Specified at recommended operation conditions—see Table 1-2. - 2. Using the recommended input termination shown in Figure 2-1. - 3. Measured single ended. - 4. Guaranteed by design. - 5. This is also the recommended cable launch level (far end). <sup>1.</sup> Specified at recommended operating conditions—see Table 1-2. Spec is for a max load of 20 pF. Table 1-6. High Speed Output Electrical Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |----------------------------------|------------------------------------------------------------|------------|---------|--------------------------|---------|-------| | t <sub>r</sub> /t <sub>f</sub> | Rise/Fall Time (20%–80%), M21404 | 1, 2, 7 | _ | 500 | 675 | ps | | | Rise/Fall Time (20%–80%), M21414, M21424 | 1, 2, 7 | _ | 100 | 120 | ps | | t <sub>r</sub> /t <sub>fmm</sub> | Rise/Fall Time Mismatch, M21404 | 1, 2, 7 | _ | 0 | 70 | ps | | | Rise/Fall Time Mismatch, M21414, M21424 | 1, 2, 7 | _ | 0 | 30 | ps | | DCD <sub>O</sub> | Duty Cycle Distortion (DCD), M21404 | 1, 2, 5, 6 | _ | 0 | 50 | ps | | | Duty Cycle Distortion (DCD), M21414, M21424 | 1, 2, 5, 6 | _ | 0 | 15 | ps | | V <sub>OD</sub> | Differential Output Voltage p-p<br>HiSwEn = 0 (750mV) | 1, 3 | 600 | 750 | 950 | mV | | V <sub>OCM</sub> | Common mode Voltage<br>HiSwEn = 0 (750mV) | 1, 3, 4 | _ | AV <sub>DD</sub> – 0.205 | _ | V | | V <sub>OD</sub> | Differential Output Voltage p-p<br>HiSwEn = 1 (1050mV) | 1, 3 | 850 | 1050 | 1270 | mV | | V <sub>OCM</sub> | Common mode Voltage<br>HiSwEn = 1 (1050mV) | 1, 3, 4 | _ | AV <sub>DD</sub> – 0.290 | _ | V | | Z <sub>O</sub> | Internal Output Termination Resistance to AV <sub>DD</sub> | 1 | 40 | 50 | 60 | Ω | #### NOTES: - 1. Specified at recommended operation conditions—see Table 1-2. - 2. With $100\Omega$ differential termination. - 3. With $50\Omega$ to $AV_{DD}$ termination. - 4. Outputs DC-coupled. - 5. Duty Cycle Distortion (DCD) is defined as the difference in the intrinsic jitter at the 50% voltage level and the intrinsic jitter at the rising/falling edge crossing point. If the rising/falling edge crossing point is at the 50% voltage level, then DCD = 0. - 6. Measured with a 1010 pattern. - 7. Measured with a PRBS23 pattern. Figure 1-1. Output Symbols Definition ### 1.3 EQ Specifications Table 1-7. Cable Equalizer Distance Specifications | Symbol | Parameter | Conditions | Notes | Minimum | Typical | Maximum | Units | |-------------------|------------------|--------------|-------|---------|---------|---------|-------| | LEN <sub>SD</sub> | Max Cable Length | Belden 1694A | 1, 4 | _ | 400 | _ | m | | | Max Cable Length | Belden 8281 | 1, 4 | _ | 300 | _ | m | | LEN <sub>HD</sub> | Max Cable Length | Belden 1694A | 2, 6 | _ | 200 | _ | m | | | Max Cable Length | Belden1694A | 2, 5 | _ | 140 | _ | m | | | Max Cable Length | Belden 8281 | 2, 5 | _ | 120 | _ | m | | LEN <sub>3G</sub> | Max Cable Length | Belden 1694A | 3, 7 | _ | 100 | _ | m | #### NOTES: Entire table specified at recommended operating conditions—see Table 1-2. - Data Rate = 270 Mbps. - 2. Data Rate = 1485 Mbps. - 3. Data Rate = 2970 Mbps. - 4. Error Free with timing Jitter typically = 0.2 UI, pathological pattern. - 5. Error Free with alignment Jitter typically = 0.25 UI, pathological pattern. - 6. Error Free with alignment jitter typically = 0.3 UI, pathological pattern. - 7. Error Free with alignment Jitter typically = 0.35 UI, pathological pattern. ### Table 1-8. SD/MUTE Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |---------------------|-----------------------------------------------|-------|---------|-------------------------|---------|-------| | V <sub>MUT_LO</sub> | Output voltage when input signal detected | 1 | _ | 0.16 x AV <sub>DD</sub> | _ | V | | V <sub>MUT_HI</sub> | Output voltage when input signal not detected | 1 | _ | 0.95 x AV <sub>DD</sub> | _ | V | #### NOTE: 1. Specified at recommended operating condition—see Table 1-2. ### 1.4 Package Specification The pin assignment is illustrated in Figure 1-2. The M21404/M21414/M21424 package is RoHS compliant. This package is backwards compatible with the standard soldering techniques as defined in JEDEC-STD-020C (SnPb Process). Figure 1-2. M21404/M21414/M21424 Pin Assignments ### 1.4.1 Mechanical Description #### 1.4.1.1 Package Details The package for the M21404/M21414/M21424 is illustrated in Figure 1-3 below. Figure 1-3. M21404/M21414/M21424 Packaging Details Please see Amkor's Application Note for PCB footprint (referenced in the Section A.2.1). ### 1.5 Manufactureability The values shown in this section may change; however, these are standard requirements. ### 1.5.1 Electrostatic Discharge Tested per JESD22-A114. This device passes 2000V of ESD Human Body Model (HBM) testing. Tested per JESD22-C101. This device passes 500V of ESD Charged Device Model (CDM) testing. Tested per EIA/JESD78. This device passes 150mA of trigger current at 85°C during Latchup testing. ### 1.5.2 Peak Reflow Temperature M21404G, M21414G, and M21424G (RoHS compliant package): Peak reflow temperature is 260°C per JEDEC standards. ### 1.5.3 Moisture Sensitivity Level (MSL) All versions of this device (Std Pb-type and RoHS compliant packages) are Moisture Sensitivity Level (MSL) 3 per J-STD-020B and J-STD-033. ### 1.6 Design Considerations See Digital Video Interfacing Application Note (212xx-APP-001-A) for guidance on the following: - Component Placement and Layout - Routing Considerations ### 1.6.1 Thermal Considerations The M21404/M21414/M21424 consume less power than legacy devices, therefore they will contribute less thermal energy and should result in a lower operating temperature. # 2.0 Functional Description ### 2.1 Pin Descriptions ### 2.1.1 General Nomenclature Throughout this data sheet, physical pins will be denoted in **BOLD** print. An array of pins can be called by each individual pin name (e.g. **MF0**, **MF1**, **MF2**, **MF3**, and **MF6**) or as an array (e.g. **MF[3...0**, 6] or **MF[3:0**, 6]). ### 2.1.2 High-Speed Input Digital video coaxial cables are AC-coupled to the high-speed low-noise inputs, **SDI/SDI**, which, are designed to operate in both the single-ended or differential mode. The typical application is single-ended into the non-inverting **SDI** input with the inverting **SDI** input biased to match the bias on the input used. The M21404/M21414/M21424 do not contain any internal input terminations and require both external input termination as well as the matching circuit to exceed the SMPTE input return loss specifications. The package and IC design of the M21404/M21414/M21424 have been optimized for high-speed performance, allowing them to exceed the SD/HD SMPTE return loss spec by 5 dB to 10 dB, using the recommended external matching/ termination network and commonly employed right-angle, through-hole, or vertical mount $75\Omega$ BNC connectors. For non-inverting single-ended operation, the recommended input circuit is shown in Figure 2-1. For differential operation, the matching/termination circuit on **SDI** should be duplicated on $\overline{\textbf{SDI}}$ . The internal pull ups automatically bias $\textbf{SDI/\overline{SDI}}$ for proper AC coupled operation. 4.7 μF Figure 2-1. Single-ended Typical Input Matching/Termination Network **75**Ω ### 2.1.3 High-Speed Outputs The high-speed CML differential outputs after equalization are made available on the SDO1, SDO1, SDO2, SDO2 pins. By default only the SDO1/SDO1 outputs are enabled, SDO2/SDO2 are enabled when SDO2\_EN = High. Two swing levels are available; 750mV and 1050mV, when SWING\_L/H = High, the 1050mV output mode is selected, when SDO2 EN = High, this affects both SDO1 and SDO2. ### 2.1.4 Adaptive Equalization Selection In typical operation, the adaptive equalization is enabled with **EQ\_BYP** = Low; however, with **EQ\_BYP** = High, the adaptive equalization and DC restore circuit is bypassed and the input is fed directly to the output. ### 2.1.5 Cable Length Indicator When the adaptive equalization is enabled (EQ\_BYP = Low), an analog voltage inversely proportional to the cable length is made available on **CLEN**. The same transfer function applies to all bit rates. When the adaptive equalization is disabled (EQ\_BYP = High), the **CLEN** voltage goes to its highest value (this indicates 0m cable length). During an LOS (Loss Of input Signal) event, the voltage falls to its lowest value. ### 2.1.6 Output Mute and Signal Detect When configured as an input by forcing a voltage on $\overline{SD/MUTE}$ = High (Vdd), the output of the M21404/M21414/M21424 will be set to logic low (outputs muted). When $\overline{SD/MUTE}$ = Low (Vss), the output is never muted and the programmable cable length based mute function is disabled. When tied to a high-impedance input or left floating, the programmable inhibit based on signal present is enabled and the pin is defined as an LOS output (logic). In the event of an LOS, the output is muted. The inhibit threshold is set with an analog voltage applied to the **THRESH** input pin, this threshold will depend on cable type (e.g. Belden 1694A or 8281). ### 2.1.7 Equalizer Detailed Description The basic equalizer design consists of interlaced stages of gain and equalization to maximize both the overall equalization gain as well as the input sensitivity for maximum performance with minimum jitter. In order to achieve maximum distance at 270 Mbps, 1485 Mbps and 2970 Mbps with Belden 1694A, the overall equalizer block has over 50 dB of broadband signal boost and maintains an input sensitivity of approximately 10 mV. Since signals are launched with different SMPTE specified rise and fall times which can vary substantially (especially at the receive end after going though a wide dynamic range of valid cable lengths) the equalization routine determines both the bit rate and the resultant signal HF attenuation as opposed to just looking at the launch edge rates. By determining both sets of conditions, it is possible to optimize the equalizer for the different rates. For example, the M21424 maintains the same maximum cable length as optimized SD only equalizers. An SD signal through a short cable can have the same edge rate as a HD signal through a long cable; yet, both conditions require different levels of equalization as well as different optimized inverse-transfer functions. The advanced equalization technology can make the distinction between the two cases for optimal performance. This also leads to proper mute threshold (**THRESH**) and cable length indicator (**CLEN**) operation that is independent of the bit rate. In order to accommodate both the SMPTE worst case equalizer pathological patterns as well as some customer derived worst case DC offset patterns, a high-gain slicer is included in the signal path to correct for any eye-crossing wander due to AC coupling of the input. Figure 2-2 shows the test set used by Mindspeed to evaluate the performance of the M21404/M21414/M21424. Figure 2-2. Test Setup Diagram for Cable Equalizer Evaluation # 2.2 M21404/M21414/M21424 Common Signals by Interface Group Table 2-1. Power Pins | Pin Name | Pin Number | Function | Туре | | |------------------|-----------------|-----------------|-------|--| | AV <sub>SS</sub> | 2, 7, 8, 18, 24 | Ground | Power | | | AV <sub>DD</sub> | 21, 26, 27, 30 | Positive Supply | Power | | Table 2-2. High-speed Signal Pins | Pin Name | Pin Number | Function | Туре | | |-----------|------------|-------------------------------------------------------------------------|-------------------------|--| | SDI/SDI | 3, 4 | Non-inverting and Inverting Serial Data Input to the adaptive equalizer | I—AC coupled high speed | | | SD01/SD01 | 22, 23 | Non-inverting and Inverting Differential Serial Data Output | O—High speed CML | | | SD02/SD02 | 19, 20 | Non-inverting and Inverting Differential Serial Data Output | O—High speed CML | | ### 2.2.1 M21404/M21414/M21424 Pins Table 2-3. Control/Interface Pins | Pin Name | Pin Number | Function | Default | Туре | |-----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------| | NC | 1 | Do not connect to the pin. | N/A | N/A | | SDO2_EN | 5 | Enable Input for SD02 Outputs: Low = SD02 output disabled High = SD02 output enabled | Internal pull down | I—CMOS | | SWING_L/H | 6 | Enable Input for High Swing Output on SDO1/2: Low = 750 mVpp diff. (default) High = 1050 mVpp diff. | Internal pull down | I—CMOS | | AGC/AGC | 9, 10 | External AGC (Automatic Gain Control) capacitor connection points. Use 1.0uF capacitor. | Internal pull up | Analog | | EQ_BYP | 11 | Input control signal that when enabled (High) bypasses the inputs directly to the output stage. Low = Normal operation High = Disables EQ and bypasses input to output | Internal pull down | I—CMOS | | NC | 12, 13 | Do not connect to the pin. | N/A | N/A | | THRESH | 14 | Input control signal voltage. Programmable cable length forced mute threshold. This function is disabled if \$\overline{SD}/MUTE = Low | Internal pull down | Analog | | NC | 15, 16, 17, 25 | Do not connect to the pin. | N/A | N/A | | SD/MUTE | 28 | Bidirectional Signal that can be used as an input control signal or as an output status indicator. | _ | I/O | | | | When configured as an input by forcing a voltage on \$\overline{SD}/MUTE = High, the SDO outputs will be inhibited at logic low (outputs muted). See Table 1-4 for levels. | | | | | | When \$\overline{SD}\textit{MUTE} = Low (Vss), the output is never muted and the programmable cable length based mute function is disabled. | | | | | | When configured as an output (tied to a high-impedance input) or left floating, the programmable inhibit based on cable length is enabled | | | | | | Configured as Output: | | | | | | Low = Input signal detect<br>High = Loss of signal | | | | | | Configured as Input: | | | | | | Low = Never mute<br>High = Force Mute | | | | CLEN | 29 | Cable length Indicator output | _ | Analog | | NC | 31, 32 | Do not connect to the pin. | N/A | N/A | NOTE: Internal pull-up/pull-down is 100 k $\Omega$ . # **Appendix** ### A.1 Glossary of Terms/Acronyms BER Bit Error Rate CD Cable Driver CDA Cable Distribution Amplifier CML Current Mode Logic DDI Differential Data Inputs DTV Digital Television DVB Digital Video Broadcast EMI Electro Magnetic Interference EQ Equalizer or Equalization ESD Electro Static Discharge GREEN Environmentally friendly HD High Definition HW Hardware ID Identifier I/O Input/Output MLF Micro Lead Frame package (also called QFN) RoHS Restriction of Hazardous Substances SD Standard Definition SDI Serial Digital Input SDO Serial Digital Output SE Single Ended SMPTE Society of Motion Picture and Television Engineers SW Software ### A.2 Reference Documents ### A.2.1 External The following external documents were referenced in this data sheet. - Application Notes for Surface Mount Assembly of Amkor's QuadFlatNoLead (QFN) Packages - Amkor Technology Thermal Test Report TT-00-06 (See http://www.amkor.com for detailed information) - SMPTE 292, SMPTE 259M, SMPTE 344M, SMPTE424M - ESI TR101 891 DVB Asynchronous Serial Interface (ASI) #### www.mindspeed.com General Information: Telephone: (949) 579-3000 Headquarters - Newport Beach 4000 MacArthur Blvd., East Tower Newport Beach, CA 92660 © 2007-2010 Mindspeed Technologies<sup>®</sup>. Inc. All rights reserved. Information in this document is provided in connection with Mindspeed Technologies<sup>®</sup> ("Mindspeed<sup>®</sup>") products. These materials are provided by Mindspeed as a service to its customers and may be used for informational purposes only. Except as provided in Mindspeed's Terms and Conditions of Sale for such products or in any separate agreement related to this document, Mindspeed assumes no liability whatsoever. Mindspeed assumes no responsibility for errors or omissions in these materials. Mindspeed may make changes to specifications and product descriptions at any time, without notice. Mindspeed makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MINDSPEED PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MINDSPEED FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MINDSPEED SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS. Mindspeed products are not intended for use in medical, lifesaving or life sustaining applications. Mindspeed customers using or selling Mindspeed products for use in such applications do so at their own risk and agree to fully indemnify Mindspeed for any damages resulting from such improper use or sale.