### SY58626L DC-to-6.4Gbps Backplane Transmit Buffer with Selectable Output Pre-emphasis, I/O DC-Offset Control, and 200mV-3.0V<sub>PP</sub> Output Swing ### **General Description** The SY58626L high-speed, low jitter transmit buffer is optimized for backplane and transmission line data-path management applications in Automatic Test Equipment (ATE) and Test & Measurement (T&M) systems. The buffer includes a CML compatible, variable swing output with selectable pre-emphasis. The SY58626L is capable of driving serial data from DC through 6.4Gbps with a $3V_{PP}$ (1.5 $V_{PK}$ single ended) differential swing. The SY58626L differential input includes Micrel's unique, 3-pin input termination architecture that directly interfaces to any DC- or AC-coupled, differential signal as small as $100 \text{mV}_{PK}$ without any termination resistor networks in the signal path. The outputs are $50\Omega$ source-terminated CML with a programmable output swing from $200 \text{mV}_{PP}$ to $3V_{PP}$ ( $100 \text{mV}_{PK}$ to $1.5V_{PK}$ ). The SY58626L includes an output stage that provides 4 levels of pre-emphasis. The output pre-emphasis level is programmed with a three-bit interface. Unlike other transmitter solutions, the output pre-emphasis duration can be programmed from 60ps to 400ps. The SY58626L operates at 3.3V ±10% supply and is guaranteed over the commercial temperature range of 0°C to +70°C. The SY58626L transmitter is optimized to work with the SY58627L receiver. The SY58626L is part of Micrel's high-speed, Precision Edge<sup>®</sup> product line. Data sheets and support documentation can be found on Micrel's website at: www.micrel.com. Precision Edge® #### **Features** - Transmit driver provides output pre-emphasis to extend transmission range - 4 selectable pre-emphasis levels - Drives 6.4Gbps up to 12" FR4 PCB trace, or longer combinations of FR4+cable+interconnect - DC through 6.4Gbps data rate throughput - Integrated loopback capability - Unique pre-emphasis: - Programmable pre-emphasis magnitude - Programmable pre-emphasis duration - Unique, flexible I/O: - Internal termination to VTTIN pin interfaces to any differential AC- or DC-coupled signals - $50\Omega$ source terminated CML outputs minimize round-trip reflections - Programmable output swing control: 200mV-3.0V<sub>PP</sub> - Output Disable and output shutdown - DC-offset control with VTT I/O - 3.3V ±10% supply voltage - 0°C to +70°C temperature range - Available in 32-pin (5mm x 5mm) MLF<sup>™</sup> package ### **Applications** - ATE, T&M backplane management - Combination FR4+cable+interconnect driver - Cable drivers - Electrical interface and interconnect applications that require DC-offset control Precison Edge is a registered trademark of Micrel, Inc. MLF and *Micro*LeadFrame are trademarks of Amkor Technology, Inc. Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com ## **Functional Block Diagram** # Ordering Information<sup>(1)</sup> | Part Number | Package Type | Operating Range | Package Marking | Lead Finish | |-----------------------------|--------------|-----------------|------------------------------------------|-------------------| | SY58626LMH | MLF-32 | Commercial | SY58626L with bar-line Pb-Free indicator | NiPdAu<br>Pb-Free | | SY58626LMHTR <sup>(2)</sup> | MLF-32 | Commercial | SY58626L with bar-line Pb-Free indicator | NiPdAu<br>Pb-Free | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only. - Tape and Reel. ## **Pin Configuration** 32-Pin MLF<sup>TM</sup> (MLF-32) # **Pin Description** | Pin Number | Pin Name | Pin Function | |------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4, 5 | TXIN, /TXIN | Differential inputs: This input pair is the differential signal input to the device. They accept AC- or DC-coupled signals as small as 100mV (200mV <sub>PP</sub> ). Note that this input will default to an undetermined state if left open. TXIN and /TXIN internally terminate to the VTTIN pin through $50\Omega$ . Please refer to the "Input Interface Applications" section for more details. | | 7 | VTTIN | Input termination center-tap: TXIN and /TXIN terminate to VTTIN. The VTTIN pin provides a center-tap to the internal termination network for maximum interface flexibility and DC-offset capability. Please refer to the "Input Interface Applications" section for more details. | | 8 | VREF-AC | Reference voltage: This output biases to $V_{\text{CC}}$ -1.3V. It is used for AC-coupling the input pair (TXIN, /TXIN). Connect VREF-AC directly to the VTTIN pin. Bypass with a 0.01uF low ESR capacitor to VCC. Maximum sink/source current is $\pm 1.5$ mA. Due to the limited drive capability, the VREF-AC pin is only intended to drive the VTTIN pin Please refer to the "Input Interface Applications" section for more details. | | 13 | TXVCTRL | Analog input that controls TXQ output swing amplitude. The operating range of the control input is from VREF-CTRL (max swing) to VCC (min swing). Control of the output swing can be obtained by using a variable resistor between VREF-CTRL and VCC with the wiper driving TXVCTRL. Output swing ranges from $100mV_{PK}$ to $1.5V_{PK}$ . When the TXQ output is selected for maximum swing amplitude of $1.5V_{PK}$ , no pre-emphasis is possible since the maximum swing cannot extend beyond $1.5V_{PK}$ . For applications that only require a fixed, full CML swing, connect TXVCTRL to VREF-FIXED. | | 12 | VREF-CTRL | Reference control voltage for TXVCTRL swing control. The operating range of the control input is from VREF-CTRL (max swing) to VCC (min swing). Control of the output swing can be obtained by using a variable resistor between VREF-CTRL and VCC with the wiper driving TXVCTRL. Maximum sink/source current is ±1.5mA. | | 14 | VREF-FIXED | Reference output voltage: Connect this reference output pin directly to the TXVCTRL input pin, and the TXQ output swing is fixed to $400 \text{mV}_{PK}$ ( $800 \text{mV}_{PP}$ ). | | 24 | /TXEN | TTL/CMOS (or VTH controlled) compatible control input for the TXQ Outputs pair. When pulled HIGH, the TXQ Output pair is disabled. This input is internally connected to a $25k\Omega$ pull-down resistor and will default to a logic LOW state (Enable) if left open. When disabled, the TXQ output goes LOW, and /TXQ goes HIGH. Default threshold is Vcc/2 when VTH pin is floating. | | 29 | /TXLBEN | TTL/CMOS (or VTH controlled) compatible control input for the TXLBQ output pair. When pulled HIGH, the TXLBQ output pair is disabled. This input is internally connected to a $25 \mathrm{k}\Omega$ pull-down resistor and will default to a logic LOW state (Enable) if left open. When disabled, the TXLBQ output goes LOW, and /TXLBQ goes HIGH. Default threshold is Vcc/2 when VTH pin is floating. | | 1 | LBSEL | Loopback MUX select control: The TTL/CMOS (or VTH controlled) compatible input selects the input to the Loopback mode multiplexer. When LBSEL input is a logic HIGH, the Loopback mode is selected, and the RXLBIN input pair is selected to pass through the TXQ output. Note that the LBSEL pin is internally connected to a $25 \mathrm{k}\Omega$ pull-down resistor and will default to a logic LOW state if left open (normal operation). The loopback MUX includes internal input isolation to minimize crosstalk. | | 30, 31 | RXLBIN,<br>/RXLBIN | Loopback differential input pair: AC-coupled, CML compatible input. This input pair includes internal termination connected to an internal VBB for an AC-coupled bias configuration. The RXLBIN input pair receives a signal from the RX buffer (SY58627L RXLBQ) loopback output. This input pair does not include any equalization. When Loopback mode is selected, the signal at the RXLBIN input is directed to the TXQ output. | # Pin Description (Continued) | Pin Number | Pin Name | Pin Function | |--------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27, 28 | TXLBQ,<br>/TXLBQ | Transmit loopback differential output: CML compatible output pair with 400mV swing into a $50\Omega$ load ( $100\Omega$ across the pair). The TXLBQ output pair is providing a copy of the TXIN input signal, bypassing the pre-emphasis stage. The SY58626L loopback function is optimized to operate with the SY58627L receiver, and the TXLBQ output pair is AC-coupled directly to the TXLBIN input pair on the SY58627L. | | 23 | /TXQSHDN | TXQ shutdown control pin: The TTL/CMOS (or VTH controlled) compatible pin is an active LOW function. This input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open. When pulled LOW, the TXQ and /TXQ output currents are shut off, and the TXQ and /TXQ output voltage is set to the same potential. The actual voltage level is set by the resistor divider ratio established by the internal $50\Omega$ source resistors (connected to VTTOUT) and the external load. Default threshold is Vcc/2 when VTH pin is floating. | | 2 | VTH | Input logic threshold control voltage for logic control threshold settings other than LVTTL/CMOS. This input control pin can be externally biased to set the proper threshold for all the logic control pins, /TXEN, LBSEL, /TXLBEN, 3-bit pre-emphasis control, 2-bit pre-emphasis duration control, and /TXQSHDN. For standard LVTTL/CMOS control, simply leave the VTH pin floating and the threshold voltage defaults to $V_{\rm CC}/2$ (When VEE=0V). For LVPECL thresholds, set VTH to Vcc-1.3V. | | 21, 20 | TXQ,<br>/TXQ | Differential variable swing output pair: This CML output pair is the output of the device. This output is designed to drive $100 \text{mV}_{PK}$ to $1.5 \text{V}_{PK}$ into $50 \Omega$ ( $100 \Omega$ across the pair) with variable pre-emphasis. TXQ outputs include $50 \Omega$ source termination resistors. When the loopback mode is selected, the TXQ output pair is driven by the RXLBIN inputs. | | 19, 22 | VTTOUT | Output termination center-tap: Each side of the differential output pair terminates to the VTTOUT pin through $50\Omega$ . The VTTOUT pin provides a center-tap to the output termination network for maximum interface flexibility, and DC-offset capability. Please refer to the "CML Output Interface Applications" section for more details. | | 17 | MAG_CTRL0 | Pre-emphasis magnitude level control input: TTL/CMOS (or VTH controlled) compatible, 3-bit control interface. There are four levels of pre-emphasis magnitude, | | 18 | MAG_CTRL1 | as shown in the "Pre-Emphasis Magnitude Truth Table." When MAG_CTRL2 (MSB) | | 32 | MAG_CTRL2 | is logic 1, pre-emphasis is disabled and the TXQ outputs will not include any pre-<br>emphasis. Pre-emphasis magnitude ranges from 10% to 33% above the base swing. | | 10<br>11 | DUR_CTRL0<br>DUR_CTRL1 | Pre-emphasis duration control input. TTL/CMOS (or VTH controlled) compatible, 2-bit control interface. This control establishes the pre-emphasis duration. Duration ranges from 60ps to 400ps typical as shown in the "Pre-emphasis Duration Control Truth Table." Pre-emphasis duration is measured from the mid-point of the pre-emphasis magnitude (50% point). Please refer to the "Pre-emphasis Output Description" for details. | | 9, 15, 26 | VCC | Positive power supply: Connect to +3.3V power supply. Bypass with 0.1μF//0.01μF low ESR capacitors as close to VCC pins as possible. | | 3, 6, 16, 25 | VEE,<br>Exposed Pad | Ground: Ground pins and exposed pad must be connected to the same ground plane. | # **Pre-emphasis Magnitude Truth Table** | Disable Mag Select (MSB=MAG_CTRL2) | Magnitude Select<br>(MAG_CTRL1) | Magnitude Select<br>(MAG_CTRL0) | Pre-emphasis<br>Magnitude | |------------------------------------|---------------------------------|---------------------------------|---------------------------| | 0 | 0 | 0 | 10% | | 0 | 0 | 1 | 15% | | 0 | 1 | 0 | 25% | | 0 | 1 | 1 | 33% | | 1 | X | Х | Disabled | ## **Pre-emphasis Duration Control Truth Table** | Duration | DUR_CTRL1 | DUR_CTRL0 | Typical Data Rate | Time Duration | |--------------------|-----------|-----------|-------------------|---------------| | Minimum (Shortest) | 0 | 0 | 3.2Gbps-6.4Gbps | 60ps | | Medium-short | 0 | 1 | | 100ps | | Medium-long | 1 | 0 | DC-3.2Gbps | 200ps | | Longest | 1 | 1 | | 400ps | # **Pre-emphasis Output Description** # Absolute Maximum Ratings<sup>(1)</sup> | Supply Voltage (V <sub>CC</sub> ) | 0.5V to +4.0V | |----------------------------------------------|---------------| | Input Voltage (V <sub>IN</sub> ) | | | Input Current (TXIN, /TXIN, ≤120mins) | 67mA | | CML Output Current (I <sub>OUT</sub> ) | | | Continuous (≤120mins) | 67mA | | Surge | 100mA | | Termination Current | | | V <sub>T</sub> | ±100mA | | V <sub>REF-AC</sub> Current | | | Source/sink current on V <sub>REF-AC</sub> | | | Source/sink current on V <sub>REF-CTRL</sub> | ±2mA | | Lead Temperature (soldering, 20 sec.) | +260°C | | Storage Temperature (T <sub>S</sub> ) | 65°C to 150°C | | | | # Operating Ratings<sup>(2)</sup> | Supply Voltag | e (V <sub>CC</sub> ) | +3.0V to +3.6V | |-----------------------|-------------------------------|----------------| | Ambient Tem | perature (T <sub>A</sub> ) | 0°C to +70°C | | Package Ther | mal Resistance <sup>(3)</sup> | | | MLF ( $\theta_{JA}$ ) | | | | Still-Air | | 34°C/W | | $MLF (\Psi_{JB})$ | | | | Junction- | to-Board | 20°C/W | | | | | ## DC Electrical Characteristics<sup>(4)</sup> $T_A$ = 0°C to +70°C; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|-----------------| | V <sub>CC</sub> | Power Supply | | 3.0 | 3.3 | 3.6 | V | | I <sub>EE</sub> | Power Supply Current | Max $V_{\text{CC}}$ , includes $50\Omega$ internal source resistors, $1.5V_{PK}$ output swing, no external load current | | 290 | 370 | mA | | R <sub>IN</sub> | Input Resistance<br>(TXIN-to-VTTIN) | | 45 | 50 | 55 | Ω | | $R_{DIFF\_IN}$ | Differential Input Resistance (TXIN-to-/TXIN) | | 90 | 100 | 110 | Ω | | V <sub>IH</sub> | Input High Voltage<br>(TXIN, /TXIN) | | V <sub>EE</sub> +1.5 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage<br>(TXIN, /TXIN) | | V <sub>EE</sub> +0.7 | | V <sub>IH</sub> -0.1 | V | | V <sub>IN</sub> | Input Voltage Swing (TXIN, /TXIN) | See Figure 4a. | 0.1 | | 1.5 | V <sub>PK</sub> | | $V_{DIFF\_IN}$ | Differential Input Voltage Swing TXIN-/TXIN | See Figure 4b. | 0.2 | | | V <sub>PP</sub> | | V <sub>TTIN</sub> | TXIN-to-VTTIN<br>(TXIN, /TXIN) | | | | 1. 28 | V | | V <sub>TTIN</sub><br>Range | VTTIN Voltage Range | Voltage applied to VTTIN pin | V <sub>EE</sub> +1.7 | | V <sub>CC</sub> +0.1 | V | | V <sub>TTOUT</sub><br>Range | VTTOUT Voltage Range | Voltage applied to VTTOUT pin | V <sub>CC</sub> -1.5 | | V <sub>CC</sub> +1.5 | V | - 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. θ<sub>JA</sub> and Ψ<sub>JB</sub> values are determined for a 4-layer board in still air unless otherwise stated. - 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 500lfpm Airflow. $T_J \le 125^{\circ}C$ . # TXQ Outputs DC Electrical Characteristics<sup>(5)</sup> $V_{CC}$ = 3.3V ±10%; $V_{EE}$ = 0V; $T_A$ = 0°C to + 70°C; $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------|----------------------|----------------------|----------------------|------------------| | V <sub>OUT</sub><br>Range | Output Voltage Range<br>(TXQ, /TXQ) | | V <sub>CC</sub> -1.5 | | V <sub>CC</sub> | V | | | | Maximum Swing (TXVCTRL = VREF-CTRL) No pre-emphasis | 1500 | | | | | V <sub>OUT</sub> | TXQ Output Voltage Swing (TXQ, /TXQ) <sup>(6)</sup> | Minimum Swing<br>(TXVCTRL = V <sub>CC</sub> ) | | | 100 | $mV_{PK}$ | | | | Fixed Output Swing (TXVCTRL = VREF-Fixed) | 325 | 400 | | | | | | Maximum Swing (TXVCTRL = VREF-CTRL) No pre-emphasis | 3000 | | | | | V <sub>DIFF_OUT</sub> | TXQ Differential Output Voltage<br>Swing<br> TXQ-/TXQ <sup>(7)</sup> | Minimum Swing<br>(TXVCTRL = V <sub>CC</sub> ) | | | 200 | mV <sub>PP</sub> | | | | Fixed Output Swing (TXVCTRL = VREF-Fixed) | 650 | 800 | | | | R <sub>OUT</sub> | Output Resistance | | 45 | 50 | 55 | Ω | | V <sub>REF-AC</sub> | Output Voltage Reference | | V <sub>CC</sub> -1.4 | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V | | V <sub>REF-CTRL</sub> | VREF-CTRL Output Voltage | | V <sub>CC</sub> -1.4 | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V | | TXVCTRL | Output Swing Control Voltage<br>Range | | V <sub>REF-AC</sub> | | V <sub>CC</sub> | V | | I <sub>TX</sub> Q <sub>SHDN</sub> | TXQ Shutdown Leakage Current | | -500 | | 500 | μA | # TXLBQ CML Output DC Electrical Characteristics<sup>(5)</sup> $V_{CC}$ = 3.3V ±10%; $V_{EE}$ = 0V; $T_A$ = 0°C to + 70°C; $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|-----------------------------------------------------------------------------|-------------------------|------------------------|------------------------|-----------------|------------------| | V <sub>OH</sub> | TXLBQ Output High Voltage | $R_L = 50\Omega$ to Vcc | V <sub>CC</sub> -0.040 | V <sub>CC</sub> -0.010 | V <sub>CC</sub> | V | | V <sub>OUT</sub> | TXLBQ Output Voltage Swing (TXLBQ, /TXLBQ) <sup>(6)</sup> | | 325 | 400 | | mV <sub>PK</sub> | | V <sub>DIFF_OUT</sub> | TXLBQ Differential Output<br>Voltage Swing<br> TXLBQ-/TXLBQ <sup>(7)</sup> | | 650 | 800 | | mV <sub>PP</sub> | | R <sub>OUT</sub> | Output Impedance | | 45 | 50 | 55 | Ω | <sup>5.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 500lfpm Airflow. $T_J \le 125^{\circ}C$ . <sup>6.</sup> Please refer to figure 4a. <sup>7.</sup> Please refer to figure 4b. # Logic Control DC Electrical Characteristics<sup>(8)</sup> $V_{CC}$ = 3.3V ±10%; $V_{EE}$ = 0V; $T_A$ = 0°C to + 70°C; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------|--------------------------------------------------|-----------------------------------------------|------------------------|--------------------|----------------------|-------| | V <sub>IH</sub> | Input HIGH Voltage | All control input pins | V <sub>TH</sub> +0.2 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage | All control input pins | V <sub>EE</sub> | | V <sub>TH</sub> -0.2 | V | | V <sub>CTRL</sub> | Output Swing Control Voltage<br>Range at TXVCTRL | | V <sub>REF</sub> -CTRL | | V <sub>CC</sub> | V | | I <sub>IH</sub> | Input HIGH Current | | | | 300 | μΑ | | I <sub>IL</sub> | Input LOW Current | | -300 | | | μΑ | | $V_{TH}$ | Threshold Input Voltage | Voltage applied to pin (V <sub>EE</sub> = 0V) | 1.4 | V <sub>CC</sub> /2 | 2.6 | V | <sup>8.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 500lfpm Airflow. $T_J \le 125$ °C. # AC Electrical Characteristics<sup>(9)</sup> $V_{CC}$ = 3.3V ±10%; $V_{EE}$ = 0V; $T_A$ = 0°C to + 70°C; $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|-----|-----|----------------|-------------------| | From | D. I. D. I. There I. (TVO) | 1.5V <sub>PK</sub> output swing,<br>No pre-emphasis | DC | | 6.4 | Chno | | Freq | Data Rate Throughput (TXQ) | 400mV output swing, 33% pre-emphasis | DC | | 6.4 | Gbps | | | Data Rate Throughput (TXLBQ) | 400mV output swing | DC | | 6.4 | Gbps | | t <sub>pd</sub> | Differential Propagation Delay | TXIN-to-TXQ (V <sub>IN</sub> >200mV <sub>PK</sub> ) | 150 | 250 | 450 | ps | | | | RXLBIN-to-TXQ | | 250 | | ps | | t <sub>pd</sub> Tempco | Differential Propagation Delay<br>Temperature Coefficient | | | 120 | | fs/°C | | t <sub>EN</sub> | TXQ Enable/Disable Time | /TXEN | | | 600 | ps | | t <sub>LB_EN</sub> | TXLBQ Enable/Disable Time | /TXLBEN | | 200 | | ps | | | TXQ Shutdown Time | /TXQ_SHDN HIGH-to-LOW<br>(TXQ Outputs SHUTDOWN) | | 3 | 3 4.5<br>3 4.5 | | | t <sub>SHDN</sub> | TAQ SHutdown Time | /TXQ_SHDN LOW-to-HIGH (TXQ Outputs ON) | | 3 | 4.5 | ns | | t <sub>LBSEL</sub> | Loopback Select Time | LBSEL | | 350 | 600 | ps | | t <sub>PROG</sub> | Programming Logic Control Time | 3-bit pre-emphasis magnitude,<br>2-bit duration control<br>update-to-valid TXQ | | 1 | | ns | | | | (0,0,0) | | 10 | | | | | Pre-emphasis Magnitude | (0,0,1) | | 15 | | | | MAG_CTRL | (Percent beyond base swing) | (0,1,0) | | 25 | | % | | | MAG_CTRL (2,1,0) | (0,1,1) | | 33 | | | | | | (1,X,X) | | 0 | | | | | | Minimum (shortest) | | 60 | | | | DUR CTRL | Pre-emphasis Duration | Medium-short | | 100 | | no | | DON_CIRL | DUR_CTRL (1,0) | Medium-long | | 200 | | ps | | | | Longest | | 400 | | | | t <sub>SKEW</sub> | Part-to-Part Skew | Note 10 | | | 200 | ps | | t <sub>JITTER</sub> | Random Jitter (RJ) | PE ON, Note 11 | | | Note 13 | ps <sub>RMS</sub> | | | Deterministic Jitter (DJ) | PE ON, Note 12 | | | Note 13 | ps <sub>PP</sub> | | $t_{r,}$ $t_{f}$ | Output Rise/Fall Time (20% to 80%) | At full output swing | 20 | 50 | 80 | ps | <sup>9.</sup> High-frequency AC-parameters are guaranteed by design and characterization. <sup>10.</sup> Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. <sup>11.</sup> Random jitter is measured with a K28.7 pattern, measured at ≤6.4Gbps. <sup>12.</sup> Deterministic jitter is measured with both K28.5 and 2<sup>23</sup>-1 PRBS pattern, at 4.25Gbps/6.4Gbps. <sup>13.</sup> Contact factory for updated random jitter and deterministic jitter limits. ### **Detailed Description** The SY58626L is a high speed, low jitter transmit buffer with integrated loopback capability. Adjustable pre-emphasis amplitudes and selectable pre-emphasis durations are included with the transmitter. The SY58626L also includes disable and shutdown control for the transmitter output. #### **Transmitter** The SY58626L transmitter includes the VTTIN and VTTOUT pin for maximum interface flexibility and DC-offset capability for the input and output, respectively. This feature allows for interfacing with different logic families without the use of AC-coupling. The output buffer has internal $50\Omega$ source terminated CML outputs for minimizing round-trip reflections. Figure 1. Variable Output Swing Circuit #### Transmitter Variable-Swing Output Buffer - Connecting VREF-CTRL to TXVCTRL sets the transmitter output buffer to max swing 1.5V<sub>PK</sub> (3.0V<sub>PP</sub>). - Connecting VCC to TXVCTRL sets the transmitter output buffer to minimum swing 100mV<sub>PK</sub> (200mV<sub>PP</sub>). - Connecting VREF-FIXED to TXVCTRL sets the transmitter output buffer to $400 \text{mV}_{PK}$ ( $800 \text{mV}_{PP}$ ). Control of the transmitter output swing buffer can be obtained by using a variable resistor connected between VREF-CTRL and VCC with the wiper driving TXVCTRL. Please refer to Figure 1 for more details. #### **Transmitter Disable and Shutdown** The SY58626L provides two methods to turn off the output when desired. When /TXEN is pulled HIGH, the transmitter output pair is disabled. TXQ goes to a LOW state and /TXQ goes to a HIGH state. When /TXQSHDN is pulled LOW, the transmitter output pair is in shutdown mode. TXQ and /TXQ output currents are shut off and the TXQ and /TXQ outputs are set to the same potential. The threshold for the /TXEN and /TXQSHDN pins is set with the VTH pin. Please refer to the "Typical Operating Characteristics" for more details. #### Loopback The SY58626L features a loopback test mode, activated by setting LBSEL to logic HIGH. Using the SY58626L with the SY58627L enables local loopback and link side loopback, shown in Figures 2b and 2c. This mode enables an external loopback path, bypassing circuitry on both local and link side. Please refer to Table 1 and Figure 3 for Loopback Control information. Figure 2a. Normal Operation Figure 2b. Local Loopback Mode Figure 2c. Link Side Loopback Mode **Table 1. Transmit Loopback Control Signal** Figure 3. Loopback Control Pin ### **Typical Operating Characteristics** $V_{CC}$ = 3.3V ±10%; $V_{IN}$ > 400mV; $T_A$ = 25°C, $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. ## **Typical Operating Characteristics** (Continued) $V_{CC}$ = 3.3V ±10%; $V_{IN}$ > 400mV; $T_A$ = 25°C, $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. # **Single-Ended and Differential Swings** Figure 4a. Single-Ended Voltage Swing Figure 4b. Differential Voltage Swing ## **Input and Output Stages** Figure 5a. Simplified Differential Input Stage Figure 5b. Simplified Differential Output Stage ## **Input Interface Applications** Figure 6a. LVPECL Interface (DC-Coupled) Figure 6b. LVPECL Interface (AC-Coupled) option: may connect VTTIN to VCC Figure 6c. CML Interface (DC-Coupled) Figure 6d. CML Interface (AC-Coupled) Figure 6e. LVDS Interface (DC-Coupled) SY58626L Micrel, Inc. ## **CML Output Interface Applications** Figure 7a. CML DC-Coupled **Termination** Figure 7b. CML DC-Coupled **Termination** Figure 7c. CML AC-Coupled **Termination** ## **Related Product and Support Information** | Part Number | Function | Data Sheet Link | |---------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | SY58627L | DC-to-6.4Gbps Backplane Receive Buffer with 4-<br>Stage Programmable Equalization and DC-Offset<br>Control | www.micrel.com/product-info/products/sy58627u.shtml | | | MLF™ Application Note | www.amkor.com/products/notes_papers/MLFAppNote.pdf | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | 17 ## 32 Lead *Micro*LeadFrame<sup>™</sup> (MLF-32) #### NOTE - ALL DIMENSIONS ARE IN MILLIMETERS. MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. - PIN #1 ID ON TOP WILL BE LASER/INK MARKED. ### **Package Notes:** - Package meets Level 2 Moisture Sensitivity Classification. - All parts are dry-packed before shipment. - Exposed pad must be soldered to a ground for proper thermal management. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2005 Micrel, Incorporated.