## 6-row 85 mA LEDs driver with boost regulator for LCD panels backlight

## Datasheet - production data



QFN $5 \times 5$-24L

## Features

- Boost section
- 4.5 V to 36 V input voltage range
- Internal power MOSFET
- Internal +5 V LDO for device supply
- Up to 36 V output voltage
- Constant frequency peak current-mode control
- 250 kHz to 1 MHz adjustable switching frequency
- External synchronization for multi-device application
- Pulse skip power saving mode at light load
- Programmable soft-start
- Programmable OVP protection
- Stable with ceramic output capacitors
- Thermal shutdown
- Backlight driver section
- Six rows with 85 mA maximum current capability (adjustable)
- Rows disable option
- Less than $10 \mu \mathrm{~s}$ minimum dimming on-time
- $\pm 3 \%$ current matching between rows
- LED failure (open and short-circuit) detection


## Applications

- Infotainment LCD backlight
- Daytime running lights
- Car interior/exterior lights
- Dashboard backlight


## Description

The ALED7707 device consists of an automotive grade (AEC Q100 compliant) monolithic boost converter and six controlled current generators (rows) specifically designed to supply LED arrays used in the backlighting of LCD panels. The device can manage an output voltage up to 36 V (i.e.: 10 white LEDs per row).

The generators can be externally programmed to sink up to 85 mA and can be dimmed via a PWM signal ( $1 \%$ dimming duty cycle at 1 kHz can be managed). The device allows to detect and manage the open and shorted LED faults and to let unused rows floating. Basic protections (output overvoltage, internal MOSFET overcurrent and thermal shutdown) are provided.

Table 1. Device summary

| Order codes | Package | Packaging |
| :---: | :---: | :---: |
| ALED7707 | QFN $5 \times 5-24 \mathrm{~L}$ | Tube |
|  |  |  |

## Contents

1 Typical application circuit ..... 4
2 Pin settings ..... 5
2.1 Connections ..... 5
2.2 Pin description ..... 6
3 Electrical data ..... 7
3.1 Maximum rating ..... 7
3.2 Thermal data ..... 7
4 Electrical characteristics ..... 8
5 Operation description ..... 10
5.1 Boost section ..... 11
5.1.1 Functional description ..... 11
5.1.2 Enable function ..... 13
5.1.3 Soft-start ..... 13
5.1.4 Overvoltage protection ..... 14
5.1.5 Switching frequency selection and synchronization ..... 15
5.1.6 Slope compensation ..... 16
5.1.7 Boost current limit ..... 18
5.1.8 Thermal protection ..... 18
5.2 Backlight driver section ..... 19
5.2.1 Current generators ..... 19
5.2.2 PWM dimming ..... 20
5.3 Fault management ..... 21
5.3.1 FAULT pin ..... 21
5.3.2 MODE pin ..... 21
5.3.3 Open LED fault ..... 22
5.3.4 Shorted LED fault ..... 24
6 Application information ..... 25
6.1 System stability ..... 25
Loop compensation ..... 25
6.2 Thermal considerations ..... 28
7 Electrical characteristics ..... 30
8 Package information ..... 32
QFN $5 \times 5$ - 24 L package information ..... 33
9 Revision history ..... 35

## 1 Typical application circuit

Figure 1. Application circuit


## 2 Pin settings

### 2.1 Connections

Figure 2. Pin connection (through top view)


### 2.2 Pin description

Table 2. Pin functions

| No. | Pin | Function |
| :---: | :---: | :---: |
| 1 | COMP | Error amplifier output. A simple RC series between this pin and ground is needed to compensate the loop of the boost regulator. |
| 2 | RILIM | Output generators current limit setting. The output current of the rows can be programmed connecting a resistor to SGND. |
| 3 | BILIM | Boost converter current limit setting. The internal MOSFET current limit can be programmed connecting a resistor to SGND. |
| 4 | FSW | Switching frequency selection and external sync input. A resistor to SGND is used to set the desired switching frequency. The pin can also be used as external synchronization input. See Section 5.1.5 on page 15 for details. |
| 5 | MODE | Current generators fault management selector. It allows to detect and manage LEDs failures. See Section 5.3.2 on page 21 for details. |
| 6 | AVCC | +5 V analog supply. Connect to LDO5 through a simple RC filter. |
| 7 | LDO5 | +5 V LDO output and power section supply. Bypass to SGND with a $1 \mu \mathrm{~F}$ ceramic capacitor. |
| 8 | VIN | Input voltage. Connect to the main supply rail. |
| 9 | SLOPE | Slope compensation setting. A resistor between the output of the boost converter and this pin is needed to avoid sub-harmonic instability. Refer to Section 6.1 on page 25 for details. |
| 10 | SGND | Signal ground. Supply return for the analog circuitry and the current generators. |
| 11 | ROW1 | Row driver output \#1. |
| 12 | ROW2 | Row driver output \#2. |
| 13 | ROW3 | Row driver output \#3. |
| 14 | ROW4 | Row driver output \#4. |
| 15 | ROW5 | Row driver output \#5. |
| 16 | ROW6 | Row driver output \#6. |
| 17 | PGND | Power ground. Source of the internal power MOSFET. |
| 18 | OVSEL | Overvoltage selection. Used to set the desired 0 V threshold by an external divider. See Section 5.1.4 on page 14 for details. |
| 19 | LX | Switching node. Drain of the internal power MOSFET. |
| 20 | DIM | Dimming input. Used to externally set the brightness by using a PWM signal. |
| 21 | EN | Enable input. When low, the device is turned off. If tied high or left open, the device is turned on and a soft-start sequence takes place. |
| 22 | FAULT | Fault signal output. Open drain output. The pin goes low when a fault condition is detected (see Section 5.3.1 on page 21 for details). |
| 23 | SYNC | Synchronization output. Used as external synchronization output. |
| 24 | SS | Soft-start. Connect a capacitor to SGND to set the desired soft-start duration. |
| 25 | TPAD | Thermal pad. Electrically connected to SGND. Do not leave floating. |

## 3 Electrical data

### 3.1 Maximum rating

Table 3. Absolute maximum ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| VAVCC | AVCC to SGND | -0.3 to 6 |  |
| VLDO5 | LDO5 to SGND | -0.3 to 6 |  |
|  | PGND to SGND | -0.3 to 0.3 |  |
| VIN | VIN to PGND | -0.3 to 40 |  |
| VLX | LX to SGND | -0.3 to 40 |  |
|  | LX to PGND | -0.3 to 40 | V |
|  | RILIM, BILIM, SYNC, OVSEL, SS to SGND | -0.3 to VAVCC +0.3 |  |
|  | EN, DIM, SW, MODE, FAULT to SGND | -0.3 to 6 |  |
|  | ROWx to PGND/ SGND | -0.3 to 40 |  |
|  | SLOPE to VIN | VIN -0.3 to VIN +6 |  |
|  | SLOPE to SGND | -0.3 to 40 |  |
|  | Internal switch maximum RMS current (flowing through LX <br> node) | 2.0 | A |
| Ptot | Power dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $2.3^{(2)}$ | W |
|  | Maximum withstanding voltage range test condition: CDF- <br> AEC-Q100-002- "human body model" acceptance criteria: <br> "normal performance". | $\pm 2000$ | V |

1. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.
2. Power dissipation referred to the device mounted on a standard JESD51-5 test board.

### 3.2 Thermal data

Table 4. Thermal data

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| RthJA | Thermal resistance junction to ambient | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| TsTG | Storage temperature range | -50 to 150 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction operating temperature range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |

## 4 Electrical characteristics

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, AVCC connected to LDO 5 and $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ if not otherwise specified.
Table 5. Electrical characteristics

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Supply section |  | 4.5 |  | 36 | V |  |  |
| VIN | Input voltage range | EN high | 4.5 | 5 | 5.5 | V |  |
| VLDO5 | LDO output and IC supply |  |  |  |  |  |  |
| VAVCC | voltage | Operating quiescent current | RRILIM $=51 \mathrm{k} \Omega$, RBILIM $=220 \mathrm{k} \Omega$, <br> RSLOPE $=680 \mathrm{k} \Omega$ <br> DIM tied to SGND |  | 1 | 2.8 | mA |
| IIN,Q |  |  |  |  |  |  |  |
| IIN,SHDN | Operating current in shutdown | EN low | 20 | 30 | $\mu \mathrm{~A}$ |  |  |
| VUVLO,ON | LDO5 under voltage lockout <br> upper threshold |  | 4.0 | 4.4 |  |  |  |
| VUVLO,HYST | LDO5 under voltage lockout <br> hysteresis |  | 0.24 | 0.3 | 0.46 | V |  |

LDO linear regulator

| Line regulation | $6 \mathrm{~V} \leq \mathrm{VIN} \leq 36 \mathrm{~V}$, ILDO5 $=30 \mathrm{~mA}$ |  | 10 | 30 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LDO dropout voltage | ILDO5 $=10 \mathrm{~mA} \mathrm{(-10} \mathrm{\%} \mathrm{drop)}$ |  | 80 | 120 |  |
| LDO maximum output current | VLDO5 > VuVLo, On | 25 | 40 | 60 | mA |
|  | VLDO5 < VUVLO,OFF | 11 | 20 | 36 |  |

## Boost section

| toN,min | Minimum switching on-time |  |  | 130 | 200 | ns |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| fsw | Default switching frequency | FSW connected to AVCC | 550 | 660 | 750 |  |
|  | Minimum FSW sync frequency |  |  | 220 |  |  |
|  | FSW sync frequency range ${ }^{(1)}$ | FSW sync signal: <br> 200 mV to 400 mV, <br> 270 ns pulse duration | 200 |  | 1000 | kHz |
|  | SYNC output duty cycle | FSW connected to AVCC <br> (internal oscillator selected) | 28 | 34 | 40 | $\%$ |
|  | SYNC output high level | ISYNC $=10 \mu \mathrm{~A}$ | VAVcc <br> -20 |  | mV |  |

Table 5. Electrical characteristics (continued)

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power switch |  |  |  |  |  |  |
| KB | LX current coefficient | RBILIM $=600 \mathrm{k} \Omega$ | $1 \cdot 10^{6}$ | $1.2 \cdot 10^{6}$ | $1.45 \cdot 10^{6}$ | V |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Internal MOSFET on-resistance |  |  | 280 | 570 | $\mathrm{m} \Omega$ |
| OC and OV protections |  |  |  |  |  |  |
| Vth,ovp | Overvoltage protection reference threshold |  | 1.1 | 1.145 | 1.2 | V |
| Soft-start and power management |  |  |  |  |  |  |
|  | EN, turn-on threshold |  | 1.6 |  |  | V |
|  | EN, turn-off threshold |  |  |  | 0.8 |  |
|  | DIM, high level threshold |  | 1.3 |  |  |  |
|  | DIM, low level threshold |  |  |  | 0.8 |  |
|  | EN, pull-up current |  | 1.5 | 2.5 | 3.8 | $\mu \mathrm{A}$ |
|  | SS, charge current |  | 3.5 | 5 | 6 |  |
|  | SS, end-of-startup threshold |  | 2.0 | 2.4 | 2.7 |  |
|  | SS, reduced switching frequency release threshold |  | 0.6 | 0.8 | 1.0 | V |
| Current generators section |  |  |  |  |  |  |
| KR | Current generators gain |  | 1776 | 1850 | 1924 | V |
| $\Delta K R^{(2)}$ | Current generators gain accuracy |  |  | 3 | 4 | \% |
| VIFB | Feedback regulation voltage |  |  | 700 | 830 | mV |
| Vrowx, fault | LED short-circuit detection threshold | MODE tied to SGND | 3.5 | 3.8 | 4.2 | V |
| Vfault, low | FAULT pin low level voltage | $\mathrm{I}_{\text {FAULT,SINK }}=4 \mathrm{~mA}$ |  | 250 | 400 | mV |
| Thermal shutdown |  |  |  |  |  |  |
| TshDN | Thermal shutdown turn-off temperature |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
|  | Thermal shutdown hysteresis |  |  | 30 |  |  |

1. Tested at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\text {ROW }}=\mathrm{K}_{\mathrm{R}} / \mathrm{R}_{\text {RILIM }}, \Delta \mathrm{I}_{\text {ROW }} / \mathrm{I}_{\mathrm{ROW}} \approx \Delta \mathrm{K}_{\mathrm{R}} / \mathrm{K}_{\mathrm{R}}+\Delta \mathrm{R}_{\text {RILIM }} / \mathrm{R}_{\text {RILIM }}$.

## 5 Operation description

The device can be divided into two sections: the boost section and the backlight driver section. These sections are described in the next paragraphs.

Figure 3 provides an overview of the internal blocks of the device.
Figure 3. Simplified block diagram


### 5.1 Boost section

### 5.1.1 Functional description

The ALED7707 device is a monolithic LEDs driver for the backlight of LCD panels and it consists of a boost converter and six PWM-dimmable current generators.

The boost section is based on a constant switching frequency, peak current-mode architecture. The boost output voltage is controlled such that the lowest row's voltage, referred to SGND, is equal to an internal reference voltage ( 700 mV typ.). The input voltage range is from 4.5 V up to 36 V . In addition, the ALED7707 has an internal LDO that supplies the internal circuitry of the device and is capable to deliver up to 40 mA . The input of the LDO is the VIN pin.

The LDO5 pin is the LDO output and the supply for the power MOSFET driver at the same time. The AVCC pin is the supply for the analog circuitry and should be connected to the LDO output through a simple RC filter in order to improve the noise rejection.

Figure 4. AVCC filtering


Two loops are involved in regulating the current sunk by the generators.
The main loop is related to the boost regulator and uses a constant frequency peak currentmode architecture to regulate the power rail that supplies the LEDs (Figure 5), while an internal current loop regulates the same current (flowing through the LEDs) at each row according to the set value (RILIM pin).

Figure 5. Main loop and current loop diagram


A dedicated circuit automatically selects the lowest voltage drop among all the rows and provides this voltage to the main loop that, in turn, regulates the output voltage. In fact, once the reference generator has been detected, the error amplifier compares its voltage drop to the internal reference voltage and varies the COMP output. The voltage at the COMP pin determines the inductor peak current at each switching cycle. The output voltage of the boost regulator is thus determined by the total forward voltage of the LEDs strings (see Figure 6):

## Equation 1

$$
V_{\text {OUT }}=m_{i-1}^{N_{\text {Rows }}}\left(\sum_{j-1}^{m_{\text {LEDs }}} V_{F, j}\right)+700 \mathrm{mV}
$$

where the first term represents the highest total forward voltage drop over N active rows and the second is the voltage drop across the leading generator ( 700 mV typ.).
The device continues to monitor the voltage drop across all the rows and automatically switches to the current generator having the lowest voltage drop.

Figure 6. Calculation of the output voltage of the boost regulator


### 5.1.2 Enable function

The ALED7707 device is enabled by the EN pin. This pin is active high and, when forced to SGND, the device is turned off. This pin is connected to a permanently active $2.5 \mu \mathrm{~A}$ current source; when sudden device turn-on at power-up is required, this pin must be left floating or connected to a delay capacitor. Starting from an ON state, when the ALED7707 is turned off, it quickly discharges the soft-start capacitor and turns off the power MOSFET, the current generators and the LDO. The power consumption is thus reduced to $20 \mu \mathrm{~A}$ only.

The correct sequence to turn-on the device is the following:

1. Applying the input voltage with the EN and DIM pins low
2. Applying the PWM signal to the DIM pin
3. Setting high the EN pin.

Applying the PWM signal to the DIM pin after the EN pin has been asserted could lead to excessive inrush current, especially if the output capacitors are allowed to discharge.

The above sequence ensures that the soft-start is properly executed.
In applications where the dimming signal is used to turn on and off the device, the EN pin can be connected to the DIM pin as shown in Figure 7.

Figure 7. External sync. waveforms


### 5.1.3 Soft-start

The soft-start function is required to perform a correct start-up of the system, controlling the inrush current required to charge the output capacitor and to avoid output voltage overshoot. The soft-start duration is set connecting an external capacitor between the SS pin and ground. This capacitor is charged with a $5 \mu \mathrm{~A}$ (typ.) constant current, forcing the voltage on the SS pin to ramp up. When this voltage increases from zero to nearly 1.2 V , the current limit of the power MOSFET is proportionally released from zero to its final value. However, because of the limited minimum on-time of the switching section, the inductor might saturate due to current runaway. To solve this problem the switching frequency is reduced to one half of the nominal value at the beginning of the soft-start phase. The nominal switching frequency is restored after the SS pin voltage has crossed 0.8 V .

Figure 8. Soft-start sequence waveforms in case of floating rows


AM00585v2
During the soft-start phase the floating rows detection is also performed. In presence of one or more floating rows, the voltage across the involved current generator drops to zero. This voltage becomes the inverting input of the error amplifier through the minimum voltage drop selector (see Figure 5). As a consequence the error amplifier is unbalanced and the loop reacts by increasing the output voltage. When it reaches the floating row detection (FRD) threshold (which coincides with the OVP threshold, see Section 5.1.4, the floating rows are managed according to Table 6 (see Section 5.3 on page 21). After the SS voltage reaches a 2.4 V threshold, the start-up finishes and all the protections turn active. The soft-start capacitor Css can be calculated according to Equation 2.

## Equation 2

$$
\mathrm{C}_{\mathrm{SS}} \cong \frac{I_{\mathrm{SS}} \cdot \mathrm{t}_{\mathrm{SS}}}{2.4}
$$

Where ISS $=5 \mu \mathrm{~A}$ and $t_{S S}$ is the desired soft-start duration.

### 5.1.4 Overvoltage protection

An adjustable overvoltage protection is available. It can be set feeding the OVSEL pin with a partition of the output voltage. The voltage of the central tap of the divider is thus compared to a fixed 1.145 V threshold. When the voltage of the OVSEL pin exceeds the OV threshold, the switching activity is suspended. It is resumed as OVSEL returns below the OV threshold. A 10 mV hysteresis is provided. No device turn-off is performed. Normally, the value of the high-side resistors of the divider is in the order of $100 \mathrm{k} \Omega$ to reduce the output capacitor discharge when the boost converter is off (during the off phase of the dimming cycle), whereas the low-side resistor can be calculated as:

## Equation 3

$$
\mathrm{R}_{2}=\mathrm{R}_{1} \cdot \frac{1.145 \mathrm{~V}}{\mathrm{~V}_{\text {OUT,MAX }}+4 \mathrm{~V}-1.145 \mathrm{~V}}
$$

An additional filtering capacitor CF (typically in the $100 \mathrm{pF}-330 \mathrm{pF}$ range) may be required to improve noise rejection at the OVSEL pin (see Figure 9).

Figure 9. OVP threshold setting


### 5.1.5 Switching frequency selection and synchronization

The switching frequency of the boost converter can be set in the $250 \mathrm{kHz}-1 \mathrm{MHz}$ range by connecting the FSW pin to ground through a resistor. Calculation of the setting resistor is made using Equation 4 and should not exceed the $100 \mathrm{k} \Omega-400 \mathrm{k} \Omega$ range.

Equation 4

$$
\mathrm{R}_{\mathrm{FSW}}=\frac{\mathrm{F}_{\mathrm{SW}}}{2.5}
$$

In addition, when the FSW pin is tied to AVCC, the ALED7707 uses a default 660 kHz fixed switching frequency, allowing to save a resistor in minimum component-count applications.

Figure 10. Multiple device synchronization


The FSW pin can also be used as synchronization input, allowing the ALED7707 to operate both as master or slave device. If a clock signal with a 220 kHz minimum frequency is applied to this pin, the device locks synchronized. The signal provided to the FSW pin must cross the

200 mV (lower) and 400 mV (upper) thresholds in order to be recognized. The minimum pulse width which allows the synchronizing pulses to be detected is 270 ns . An internal timeout allows synchronization as long as the external clock frequency is greater than 220 kHz .

Keeping the FSW pin voltage lower than 200 mV for more than $4.5 \mu \mathrm{~s}$ results in a stop of the device switching activity. Normal operation is resumed as soon as FSW rises above the mentioned threshold and the soft-start sequence is repeated.

The SYNC pin is a synchronization output and provides a 35\% (typ.) duty cycle clock when the ALED7707 is used as master or a replica of the FSW pin when used as slave. It is used to connect multiple devices in a daisy-chain configuration or to synchronize other switching converters running in the system with the ALED7707 (master operation). When an external synchronization clock is applied to the FSW pin, the internal oscillator is overdriven: each switching cycle begins at the rising edge of clock, while the slope compensation (Figure 11) ramp starts at the falling edge of the same signal. Thus, to prevent sub-harmonic instability (see Section 5.1.6), the external synchronization clock is required to have a $40 \%$ maximum duty cycle when the boost converter is working in continuous-conduction mode (CCM) in order to assure that the slope compensation is effective (starts with duty cycle lower than 40\%).

Figure 11. External sync. waveforms


### 5.1.6 Slope compensation

The constant frequency, peak current-mode topology has the advantage of very easy loop compensation with output ceramic caps (reduced cost and size of the application) and fast transient response. In addition, the intrinsic peak current measurement simplifies the current limit protection, avoiding undesired saturation of the inductor.

On the other side, this topology has a drawback: there is an inherent open loop instability when operating with a duty-ratio greater than 0.5 . This phenomenon is known as "SubHarmonic Instability" and can be avoided by adding an external ramp to the one coming from the sensed current. This compensating technique, based on the additional ramp, is called "slope compensation".

In Figure 12, where the switching duty cycle is higher than 0.5 , the small perturbation $\Delta \mathrm{l}$ dies away in subsequent cycles thanks to the slope compensation and the system reverts to a stable situation.

The SLOPE pin allows to properly set the amount of slope compensation connecting a simple resistor RSLOPE between the SLOPE pin and the output. The compensation ramp starts at $35 \%$ (typ.) of each switching period and its slope is given by Equation 5:

## Equation 5

$$
S_{E}=K_{S}\left(\frac{V_{\text {OUT }}-V_{I N}-V_{B E}}{R_{\text {SLOPE }}}\right)
$$

Where $K s=5.8 \cdot 1010 \mathrm{~s}-1, V_{B E}=2 \mathrm{~V}$ (typ.) and $S_{E}$ is the slope ramp in [A/s].
To avoid sub-harmonic instability, the compensating slope should be at least half the slope of the inductor current during the off phase when the duty cycle is greater than $50 \%$. The value of RSLOPE can be calculated according to Equation 6.

## Equation 6

$$
R_{S L O P E} \leq \frac{2 \cdot K_{S} \cdot L \cdot\left(V_{O U T}-V_{I N}-V_{B E}\right)}{\left(V_{\text {OUT }}-V_{I N}\right)}
$$

Figure 12. Effect of slope compensation on small inductor current perturbation ( $\mathrm{D}>0.5$ )


### 5.1.7 Boost current limit

The design of the external components, especially the inductor and the flywheel diode, must be optimized in terms of size relying on the programmable peak current limit. The ALED7707 improves the reliability of the final application giving the way to limit the maximum current flowing into the critical components. A simple resistor connected between the BILIM pin and ground sets the desired value. The voltage at the BILIM pin is internally fixed to 1.23 V and the current limit is proportional to the current flowing through the setting resistor, according to Equation 7:

## Equation 7

$$
I_{\text {BOOST,PEAK }}=\frac{K_{B}}{R_{\text {BILIM }}}
$$

where

$$
\mathrm{K}=1.2 \cdot 10^{6} \mathrm{~V}
$$

The maximum allowed current limit is 5 A , resulting in a minimum setting resistor RBILIM $>240 \mathrm{k} \Omega$. The maximum guaranteed RMS current in the power switch is 2 A .

In a boost converter the RMS current through the internal MOSFET depends on both the input and output voltages, according to Equation 8a (DCM) and Equation 8b (CCM).

The current limitation works by clamping the COMP pin voltage proportionally to RBILIM. Peak inductor current is limited to the above threshold decreased by the slope compensation contribution.

## Equation 8a

$$
I_{\text {MOS }, \mathrm{ms}}=\frac{\mathrm{V}_{\mathbb{I N}} \cdot \mathrm{D}}{\mathrm{~F}_{\mathrm{SW}} \cdot L} \sqrt{\frac{D}{3}}
$$

## Equation 8b

$$
I_{\text {MOS, }, \mathrm{ms}}=I_{\text {OUT }} \sqrt{\left(\frac{D}{(1-D)^{2}}+\frac{1}{12}\left(\frac{V_{\text {OUT }}}{I_{\text {OUT }} \cdot f_{\text {SW }} \cdot L}\right)^{2}(D(1-D))^{3}\right)}
$$

### 5.1.8 Thermal protection

In order to avoid damage due to high junction temperature, a thermal shutdown protection is implemented. When the junction temperature rises above $150^{\circ} \mathrm{C}$ (typ.), the device turns off both the control logic and the boost converter and holds the FAULT pin low. The LDO is kept alive and normal operation is automatically resumed after the junction temperature has been reduced by $30^{\circ} \mathrm{C}$.

### 5.2 Backlight driver section

### 5.2.1 Current generators

The ALED7707 is a LEDs driver with six channels (rows); each row is able to drive multiple LEDs in series (max. 36 V ) and to sink up to 85 mA maximum current, allowing to manage different kinds of LEDs.

The LEDs current can be set by connecting an external resistor (RRILIM) between the RILIM pin and ground. The voltage across the RILIM pin is internally set to 1.23 V and the rows current is proportional to the RILIM current according to Equation 9:

## Equation 9

$$
I_{\text {ROWx }}=\frac{K_{R}}{R_{\text {RILIM }}}
$$

Where $K R=1850 \mathrm{~V}$.
The graph in Figure 13 better shows the relationship between IROW and RRILIM and helps to choose the correct value of the resistor to set the desired row current.

Figure 13. Row current vs $\mathrm{R}_{\text {RILIM }}$


The maximum current mismatch between the rows is $\pm 4 \%$ at Irowx $=60 \mathrm{~mA}$.
The ALED7707 allows parallelism different rows if required by the application. If the maximum current provided by a single row ( 85 mA ) is not enough for the load, two or more current generators can be connected together, as shown in Figure 14. To keep the parallelism generators stable, the row current should be higher than 40 mA . The connection between channels in parallel must be done as close as possible to the device in order to minimize parasitic inductance.

Figure 14. Rows parallelism for higher current


### 5.2.2 PWM dimming

The brightness control of the LEDs is performed by a pulse width modulation of the rows current. When a PWM signal is applied to the DIM pin, the current generators are turned on and off mirroring the DIM pin behavior. Actually, the minimum dimming duty cycle depends on the dimming frequency.
The real limit to the PWM dimming is the minimum on-time that can be managed for the current generators; this minimum on-time is approximately $10 \mu \mathrm{~s}$.

Thus, the minimum dimming duty cycle depends on the dimming frequency according to Equation 10:

## Equation 10

$$
D_{\text {DIM }, \operatorname{mi}} n=10 \mu \mathrm{~s} \cdot \mathrm{f}_{\text {DIM }}
$$

For example, at a dimming frequency of $1 \mathrm{kHz}, 1 \%$ of dimming duty cycle can be managed.
During the off phase of the PWM signal the boost converter is paused and the current generators are turned off. The output voltage can be considered almost constant because of the relatively slow discharge of the output capacitor. During the start-up sequence (see Section 5.1.3 on page 13) the dimming duty cycle is forced to $100 \%$ to detect floating rows regardless of the applied dimming signal.

Figure 15. PWM dimming waveforms


### 5.3 Fault management

The main loop keeps the row having the lowest voltage drop regulated to about 700 mV . This value slightly depends on the voltage across the remaining active rows. After the soft- start sequence, all protections turn active and the voltage across the active current generators is monitored to detect shorted LEDs.

### 5.3.1 FAULT pin

The FAULT pin is an open-collector output, (with 4 mA current capability) active low, which gives information regarding faulty conditions eventually detected. This pin can be used either to drive a status LED or to warn the host system.

The FAULT pin status is strictly related to the MODE pin setting (see Table 6 for details).

### 5.3.2 MODE pin

The MODE pin is a digital input and can be connected to AVCC or SGND in order to choose the desired fault detection and management. The ALED7707 can manage a faulty condition in two different ways, according to the application needs. Table 6 summarizes how the device detects and handles the internal protections related to the boost section (overcurrent, overtemperature and overvoltage) and to the current generators section (open and shorted LEDs).

Table 6. Faults management summary

| FAULT | MODE to GND | MODE to VCC |
| :---: | :---: | :---: |
| Internal MOSFET overcurrent | FAULT pin HIGH <br> Power MOS turned OFF |  |
| Output overvoltage | FAULT pin low. Automatic restart after the voltage at the OVSEL pin has dropped below the OVP lower threshold. The FAULT pin is released as soon as the normal operation is resumed. |  |
| Thermal shutdown | FAULT pin LOW. device turned OFF. Automatic restart after $30^{\circ} \mathrm{C}$ temperature drop. |  |
| LED short-circuit | FAULT pin LOW, device turned OFF (100 s masking time), latched condition (Vth $=4.0 \mathrm{~V}$ ) | - |
| Open row(s) | FAULT pin LOW <br> Device turned OFF at first occurrence, latched condition | FAULT pin HIGH faulty row(s) disconnected. |

### 5.3.3 Open LED fault

In case a row is not connected or a LED fails open, the device has two different behaviors according to the MODE pin status. If the MODE pin is high (i.e.: connected to AVCC), the FAULT pin is set high as soon as the device recognizes the event; the open row is excluded from the control loop and the device continues to work properly with the remaining rows. Thus, if less than six rows are used in the application, the MODE pin must be set high.

Connecting the MODE pin to SGND, the ALED7707 behaves in a different manner: as soon as an open row is detected the FAULT pin is tied low and the device is turned off. The internal logic latches this status: to restore the normal operation, the device must be restarted by toggling the EN pin or performing a power-on reset (POR occurs when the voltage at the LDO5 pin falls below the lower UVLO threshold and subsequently rises above the upper one).

Figure 16 shows an example of open channel detection in case of MODE connected to AVCC.

At the point marked as " 1 " in Figure 16, the row opens (row current drops to zero). From this point on the output voltage is increased as long as the output voltage reaches the floating row detection threshold (see Section 5.1 .3 on page 13). Then (point marked as "2") the faulty row is disconnected and the device keeps on working only with the remaining rows.

Figure 16. Open channel detection (MODE to AVCC)


### 5.3.4 Shorted LED fault

When a LED is shorted, the voltage across the related current generator increases of an amount equal to the missing voltage drop of the faulty LED. Since the feedback voltage on each active generator is constantly compared with a fault threshold VTH,FAULT, the device detects the faulty condition and acts according to the MODE pin status.

A $100 \mu \mathrm{~s}$ masking time is introduced to support ESD capacitors eventually connected across the LEDs strings.

If the MODE pin is low, the fault threshold is $\mathrm{VTH}, \mathrm{FAULT}=4.0 \mathrm{~V}$. When the voltage across a row is higher than this threshold for more than $100 \mu \mathrm{~s}$, the FAULT pin is set low and the device is turned off. The internal logic latches this status until the EN pin is toggled or a POR is performed.

In case the MODE pin is connected to AVCC, the LED short-circuit protection is disabled. The ALED7707 simply keeps on regulating the set current without affecting the FAULT pin. Despite the higher power dissipation, this option is useful to avoid undesired triggering of the shorted-LED protection simply due to the high voltage drop spread across the LEDs.

Figure 17 shows an example of shorted LED detection in case MODE is connected to GND.
At the point marked as "1" in Figure 17 one LED fails becoming a short-circuit. The voltage across the current generator of the channel where the failed LED is connected increases by an amount equal to the forward voltage of the faulty LED. Since the voltage across the current generator is above the threshold ( 4 V ), the device is turned off and the fault pin is set low (point " 2 "). Note that, once a new dimming cycle starts (point " 3 "), the device waits the masking time (approximately $100 \mu \mathrm{~s}$ ) and then sets the FAULT pin low and turns off.

Figure 17. Shorted LED detection (MODE to GND)


## 6 Application information

### 6.1 System stability

The boost section of the ALED7707 is a fixed frequency, current-mode converter. During normal operation, a minimum voltage selection circuit compares all the voltage drops across the active current generators and provides the minimum one to the error amplifier. The output voltage of the error amplifier determines the inductor peak current in order to keep its inverting input equal to the reference voltage ( 700 mV typ.). The compensation network consists of a simple RC series (RCOMP - CCOMP) between the COMP pin and ground.

The calculation of Rcomp and CсоMP is fundamental to achieve optimal loop stability and dynamic performance of the boost converter and is strictly related to the operating conditions.

## Loop compensation

The compensation network can be quickly calculated using Equation 11 to Equation 16. Once both RCOMP and Ccomp have been determined, a fine-tuning phase may be required in order to get the optimal dynamic performance from the application.
The first parameter to be fixed is the switching frequency. Normally, a high switching frequency allows reducing the size of the inductor and positively affects the dynamic response of the converter (wider bandwidth) but increases the switching losses. For most of applications, the fixed value ( 660 kHz ) represents a good trade-off between power dissipation and dynamic response, allowing to save an external resistor at the same time. In low-profile applications, the inductor value is often kept low to reduce the number of turns; an inductor value in the $4.7 \mu \mathrm{H}-15 \mu \mathrm{H}$ range is a good starting choice.

In order to avoid instability due to interaction between the DC-DC converter's loop and the current generators' loop, the bandwidth of the boost should not exceed the bandwidth of the current generators. A unity-gain frequency ( $\mathrm{f}_{\mathrm{U}}$ ) in the order of $30-40 \mathrm{kHz}$ is acceptable. Also, take care not to exceed the CCM-mode right half-plane zero (RHPZ).

## Equation 11

$$
\mathrm{f}_{\mathrm{u}} \leq 0.2 \cdot \mathrm{~F}_{\mathrm{sw}}
$$

## Equation 12

$$
f_{U} \leq 0.2 \cdot \frac{M^{2} R}{2 \pi \cdot L}=0.2 \cdot \frac{\left(\frac{V_{\text {IN, min }}}{V_{\text {OUT }}}\right)^{2}\left(\frac{V_{\text {OUT }}}{I_{\text {OUT }}}\right)}{2 \pi \cdot L}
$$

## Equation 13a

$$
M=\frac{V_{\mathbb{I N}, \min }}{V_{\text {OUT }}}
$$

## Equation 13b

$$
\mathrm{R}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{I}_{\text {OUT }}}
$$

Where VIN,min is the minimum input voltage and IOUT is the overall output current.
Note that, the lower the inductor value (and the higher the switching frequency), the higher the bandwidth can be achieved. The output capacitor is directly involved in the loop of the boost converter and must be large enough to avoid excessive output voltage drop in case of a sudden line transition from the maximum to the minimum input voltages.

However a more significant requirement concerns the output voltage ripple. The output capacitor should be chosen in accordance with Equation 14:

## Equation 14

$$
C_{\text {OUT }}>\frac{\left(I_{\text {L,peak }}-I_{\text {OUT }}\right) \cdot T_{\text {OFF }}}{2 \cdot \Delta \mathrm{~V}_{\text {OUT, } \max }}
$$

where $\Delta V O U T$, max is the maximum acceptable output voltage ripple, $I L$, peak is the peak inductor current, TOFF is the off-time of the switching cycle.

Once the output capacitor has been chosen, the RcOMP can be calculated as:

## Equation 15

$$
R_{\text {COMP }}=\frac{2 \pi \cdot f_{U} \cdot C}{G_{M} \cdot g_{E A} \cdot M}
$$

Where $G M=2.7 \mathrm{~S}$ and $g E A=375 \mu \mathrm{~S}$.
Equation 15 places the loop bandwidth at fu. Then, the Ccomp capacitor is determined to place the frequency of the compensation zero 5 times lower than the loop bandwidth:

## Equation 16

$$
\mathrm{C}_{\mathrm{COMP}}=\frac{1}{2 \pi \cdot \mathrm{f}_{\mathrm{Z}} \cdot \mathrm{R}_{\mathrm{COMP}}}
$$

Where $f z=f u / 5$.
In most of the applications an experimental approach is also very valid to compensate the circuit. A simple technique to optimize different applications is to choose CcOMP $=4.7 \mathrm{nF}$ and to replace RcOMP with a 10 k ? trimmer adjusting its value to properly damp the output transient response. Insufficient damping will result in excessive ringing at the output and poor phase margin.

Figure 18 ( a and b ) gives an example of compensation adjustment for a typical application.
Figure 18. Poor phase margin (a) and properly damped (b) load transient responses


Figure 19. Load transient response measurement setup


### 6.2 Thermal considerations

In order to prevent the device from exceeding the thermal shutdown threshold ( $150{ }^{\circ} \mathrm{C}$ ), it is important to estimate the junction temperature through Equation 17:

## Equation 17

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\mathrm{th}, \mathrm{JA}} \cdot \mathrm{P}_{\mathrm{D}, \text { tot }}
$$

where $T_{A}$ is the ambient temperature, Rth,JA is the equivalent thermal resistance junction to ambient and $P_{D, \text { tot }}$ is the power dissipated by the device.

The Rth,JA measured on the application demonstration board (described in Section 7) is 42 ${ }^{\circ} \mathrm{C} / \mathrm{W}$.

The PD,tot has several contributions, listed below.
a) Conduction losses due to the $\operatorname{RDS}(o n)$ of the internal power switch, equal to:

## Equation 18

$$
\mathrm{P}_{\mathrm{D}, \text { cond }}=\mathrm{R}_{\mathrm{DSon}} \cdot \mathrm{I}_{\mathbb{I}}^{2} \cdot \mathrm{D} \cdot \mathrm{D}_{\mathrm{DIM}}
$$

where $D$ is defined as:

## Equation 19

$$
D=1-\frac{V_{\mathrm{IN}}}{V_{\text {OUT }}}
$$

and DDIM is the duty cycle of the PWM dimming signal.
b) Switching losses due to the power MOSFET turn on and off, calculated as:

## Equation 20

$$
P_{\mathrm{D}, \mathrm{sw}}=V_{\text {OUT }} \cdot \mathrm{I}_{\mathrm{N}} \cdot f_{\mathrm{sw}} \cdot \frac{\left(\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}\right)}{2} \cdot \mathrm{D}_{\mathrm{DIM}}
$$

where $t r$ and $t f$ are the power MOSFET rise time and fall time respectively.
c) Current generators losses. This contribution is strictly related to the LEDs used in the application. Only the contribution of the leading current generator ("master" current generator) can be predicted, regardless of the LEDs forward voltage:

## Equation 21

PGEN,Master $=$ IROW $\cdot$ VifB $\cdot$ Ddim
where IROW is the current flowing through the row, whereas VIFB is the voltage across the master current generator (typically 700 mV ).

The voltages across the other current generators depend on the spread of the LEDs forward voltage. The worst case for power dissipation (maximum forward voltage LEDs in the master row, minimum forward voltage LEDs in all other rows) can be estimated as:

## Equation 22

$$
P_{G E N}=I_{\text {ROW }} \cdot\left(n_{\text {ROWs }}-1\right) \cdot\left(V_{\text {IFB }}+\Delta V_{f, L E D s} \cdot n_{\text {LEDs }}\right) \cdot D_{\text {DIM }}
$$

where nROWs is the number of active rows, $\triangle V$ fi,LEDs is the spread of the LEDs forward voltage and nLEDs is the number of LEDs per row.
d) LDO losses, due to the dissipation of the 5 V linear regulator:

## Equation 23

$$
P_{D, L D O}=\left(V_{I N}-V_{L D O}\right) \cdot I_{L D O}
$$

The ALED7707 device is housed in a QFN $5 \times 5-24$ L package that allows good thermal performance. However it is also important to design properly the demonstration board layout in order to assure correct heat dissipation.

## 7 Electrical characteristics

Figure 20. Efficiency versus DIM duty cycle, Vin = $12 \mathrm{~V}, 6$ rows, 10 white LEDs ( 60 mA )
in series, Fsw $=660$ kHz
$V_{\mathbb{N}}=12 \mathrm{~V}$


Figure 21. Efficiency versus DIM duty cycle, Vin = $18 \mathrm{~V}, 6$ rows, 10 white LEDs ( 60 mA ) in series, Fsw $=660$ kHz
$V_{N}=24 V$


Figure 22. Efficiency versus DIM duty cycle, Vin = $24 \mathrm{~V}, 6$ rows, 10 white LEDs ( 60 mA ) in series, Fsw $=825$ kHz
$V_{\mathbb{N}}=12 \mathrm{~V}$


Figure 23. Efficiency versus DIM duty cycle, Vin = $24 \mathrm{~V}, 6$ rows, 10 white LEDs ( 60 mA ) in series, $\mathrm{Fsw}=825$ kHz
$V_{N}=24 V$




Figure 27. Dimming waveforms ( $\mathrm{F}_{\text {DIM }}=1 \mathrm{kHz}$ )


## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK ${ }^{\circledR}$ is an ST trademark.

## QFN $5 \times 5$-24L package information

Figure 28. QFN $5 \times 5$-24L package outline


Table 7. QFN $5 \times 5$ - 24L package mechanical data

| Symbol | Dimensions (mm) |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| A | 0.8 | 0.8 | 0.9 |
| A1 | 0.0 | - | 0.0 |
| b | 0.2 | 0.3 | 0.3 |
| D | 4.9 | 5.0 | 5.1 |
| E | 4.9 | 5.0 | 5.1 |
| e | 3.1 | 0.6 | 3.2 |
| D2 | 3.10 | 3.2 | 3.30 |
| E | 0.2 | - | - |
| K | 0.4 | 0.5 | 0.6 |
| L |  | 24 |  |
| N |  | 6 |  |
| ND |  | 6 |  |
| NE |  |  |  |

Figure 29. QFN $5 \times 5-24 \mathrm{~L}$ footprint


## 9 Revision history

Table 8. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 11-May-2015 | 1 | Initial release. |

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

$$
\text { © } 2015 \text { STMicroelectronics - All rights reserved }
$$

