# Si5381/82 Data Sheet # Multi-DSPLL Wireless Jitter Attenuator / Clock Multiplier with Ultra-Low Noise The Si5381/82 is an ultra high performance wireless jitter attenuator with multiple DSPLLs, optimized for wireless BBU (Baseband Unit) and DU (Distribution Unit) applications. The industry's first multi-PLL wireless jitter attenuator device is capable of replacing multiple discrete, high performance, VCXO-based jitter attenuators with a fully integrated single chip solution. The featured multi-PLL architecture supports independent timing paths for Ethernet and CPRI (Common Public Radio Interface) clock cleaning , and generates any low-jitter, general-purpose clocks. The fixed frequency oscillator provides frequency stability for free-run and holdover modes. This all-digital solution provides superior performance that is highly immune to external board disturbances such as power supply noise. #### Applications: - · Wireless Infrastructure - · eCPRI RRH (Remote Radio Head) - · BBU (Baseband Unit) - DU (Distribution Unit) - · Test and Measurement #### **KEY FEATURES** - Supports simultaneous Ethernet, CPRI and general-purpose clocking in a single device - · Input frequency range: - Differential: 8 kHz 750 MHz - · LVCMOS: 8 kHz to 250 MHz - · Output frequency range: - CPRI: up to 2.94912 GHz - · Other differential: up to 735 MHz - · LVCMOS: up to 250 MHz - · Ultra-low RMS jitter: - 72 fs typ (12 kHz-20 MHz) - Phase noise of 122.88MHz carrier frequency: - 118 dBc/Hz @ 100Hz offset - · ITU-T G.8262 compliant # **Table of Contents** | 1. | Features List | 4 | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 2. | Ordering Guide | 5 | | 3. | Functional Description | 6 | | | 3.1 Frequency Configuration | 6 | | | 3.2 DSPLL Loop Bandwidth | 8 | | | 3.3 Fastlock Feature | 8 | | | 3.4 Modes of Operation 3.4.1 Initialization and Reset 3.4.2 Freerun Mode 3.4.3 Lock Acquisition Mode 3.4.4 Locked Mode 3.4.5 Holdover Mode | 9<br>9<br>9<br>10 | | | 3.4.6 VCO Freeze Mode | | | | 3.5 External Reference (XA/XB) | | | | 3.6.1 Manual Input Switching (IN0, IN1, IN2, IN3) 3.6.2 Automatic Input Selection (IN0, IN1, IN2, IN3) 3.6.3 Hitless Input Switching 3.6.4 Ramped Input Switching 3.6.5 Glitchless Input Switching 3.6.6 Input Configuration and Terminations | 2<br> 3<br> 3 | | | 3.7 Fault Monitoring 3.7.1 Input LOS Detection 3.7.2 Reference Clock LOS Detection 3.7.3 OOF Detection 3.7.4 LOL Detection 3.7.5 Interrupt Pin (INTRb) | 5<br> 5<br> 6<br> 7 | | | 3.8 Outputs .1 3.8.1 Output Crosspoint .2 3.8.2 Output Signal Format .2 3.8.3 Output Terminations .2 3.8.4 Programmable Common Mode Voltage For Differential Outputs .2 3.8.5 LVCMOS Output Improduces and Drive Strength Salesting .2 | 20<br>20<br>21<br>21 | | | 3.8.5 LVCMOS Output Impedance and Drive Strength Selection. .2 3.8.6 LVCMOS Output Signal Swing. .2 3.8.7 LVCMOS Output Polarity. .2 3.8.8 Output Enable/Disable. .2 3.8.9 Output Disable During LOL .2 | 22<br>22<br>22<br>22 | | | 3.8.10 Output Disable During Reference LOS | 22<br>23 | | | 3.8.14 Output Divider (R) Synchronization | 23 | |----|------------------------------------------------------------------------------------------------------------------------|----| | | 3.9 Power Management | | | | 3.10 In-Circuit Programming | | | | 3.11 Serial Interface | 24 | | | 3.12 Custom Factory Preprogrammed Parts | 24 | | | 3.13 Enabling Features and/or Configuration Settings Unavailable in ClockBuilder Pro for Factory Preprogrammed Devices | 24 | | 4. | Register Map | 26 | | | 4.1 Addressing Scheme | 26 | | | 4.2 High-Level Register Map | 26 | | 5. | Electrical Specifications | 28 | | 6. | Typical Application Schematic | 40 | | 7. | Detailed Block Diagrams | 41 | | 8. | Typical Operating Characteristics | 42 | | 9. | Pin Descriptions | 44 | | 10 | ). Package Outlines | 50 | | | 10.1 Si5381/82 9x9 mm 64-QFN Package Diagram | 50 | | 11 | I. PCB Land Pattern | 51 | | 12 | 2. Top Marking ............................... | 53 | | 13 | B. Device Errata | 54 | | 14 | l. Document Change List .................................... | 55 | | | 14.1 Revision 0.96 | 55 | | | 14.2 Revision 0.95 | 55 | | | 14.3 Revision 0.9 | 55 | # 1. Features List The Si5381/82 features are listed below: - ITU-T G.8262 compliant - Digital frequency synthesis eliminates external VCXO and analog loop filter components - DSPLL\_B supports high-frequency, CPRI clocking. Remaining DSPLLs support Ethernet and general-purposing clocking - · Input frequency range: - Differential: 8 kHz to 750 MHzLVCMOS: 8 kHz to 250 MHz - · Output frequency range: - CPRI: up to 2.94912 GHz with JESD204B support (DSPLL B) - Other differential: up to 735 MHz (DSPLL\_A/C/D) - · LVCMOS: up to 250 MHz - Ultra-low RMS jitter (12kHz 20MHz): - 72 fs typ at 122.88 MHz (DSPLL\_B) - 88 fs typ at 156.25 MHz (DSPLL\_A/C/D) - 79 fs typ at 322.265625 MHz (DSPLL\_A/C/D) - Typical phase noise of 122.88 MHz carrier frequency (DSPLL\_B): - -118 dBc/Hz @ 100 Hz offset - -133 dBc/Hz @ 1 kHz offset - · -142 dBc/Hz @ 10 kHz offset - -149 dBc/Hz @ 100 kHz offset - · -154 dBc/Hz @ 1 MHz offset - Highly configurable outputs compatible with LVDS, LVPECL, LVCMOS, CML, and HCSL. CML outputs can be programmed to have 100-1600 mVpp single-ended swing. - · Status monitoring (LOS, OOF, LOL) - Pin controlled input switching - · Optional zero delay mode - · Hitless input clock switching: automatic or manual - · Automatic free-run and holdover modes - · Fastlock feature - · Core voltage: - VDD: 1.8 V ±5%VDDA: 3.3 V ±5% - · Independent output clock supply pins: 3.3 V, 2.5 V, or 1.8 V - Output-output skew: 75 ps max - · Serial interface: I2C or SPI - · In-circuit programmable with non-volatile OTP memory - ClockBuilder ProTM software simplifies device configuration - Temperature range: -40 to +85 °C - · Pb-free, RoHS-6 compliant # 2. Ordering Guide Table 2.1. Ordering Guide | Oud-visus Dout | Ordering Part Refer- # Number ence DSPLL | Number of | | Maximum Output Frequency | | | RoHS-6, | Tamanawatuwa | | |----------------|------------------------------------------|------------------|-------------------------------|--------------------------|-----------------|--------------------------|---------|----------------------|--------------| | | | | Clock In-<br>puts/<br>Outputs | CPRI Clocks | Other<br>Clocks | Package | Pb-Free | Temperature<br>Range | | | Si5381A-E-GM | ХО | 4 | 4 / 12 | 2.94912 GHz | 735 MHz | 64-Lead<br>9x9 mm<br>QFN | | Yes | 40 to 105 °C | | Si5382A-E-GM | хо | 2 | 4 / 12 | 2.94912 GHz | 735 MHz | | 165 | –40 to +85 °C | | | Si5381A-E-EVB | | Evaluation Board | | | | | | | | | Si5382A-E-EVB | | Evaluation Board | | | | | | | | #### Note: - 1. Add an "R" at the end of the device to denote tape and reel options. - 2. Custom, factory pre-programmed devices are available. Ordering part numbers are assigned by ClockBuilder Pro. Part number format is: Si5381E-Exxxxx-GM, where "xxxxx" is a unique numerical sequence representing the pre-programmed configuration. \*See Ordering Guide table for current product revision. Figure 2.1. Ordering Part Number Fields <sup>\*\* (</sup>Optional) 5 digits; assigned by ClockBuilder Pro for Custom, factory-preprogrammed OPN devices only; (The "xxxxx" field is not included for "Base" OPNs). # 3. Functional Description The Si5381/82 integrates four/two any-frequency DSPLLs in a monolithic IC for applications that require a combination of CPRI, Ethernet, and general-purpose clocking. Any clock input can be routed to any DSPLL. The output of any DSPLL can be routed to any of the device clock outputs. Based on 4th generation DSPLL technology, the Si5381/82 provides a clock-tree-on-a-chip solution for applications that need a mix of different clock frequencies. DSPLL B acts as the high-frequency DSPLL, typically used for CPRI clocks while DSPLLs A/C/D act as Ethernet and general purpose DSPLLs. As shown in the figure below, the DSPLL\_B of Si5381/82 is locked to it's reference input. The output is then supplied to DSPLLs A/C/D. The benefit is a more efficient and cost effective, lower-jitter yet frequency flexible clock-tree in a chip architecture. However, it should be noted that large transients or loss of lock on DSPLL\_B could have some minor impact on DSPLLs A/C/D. It is recommended that DSPLLs A/C/D loop bandwidth be set to > 10 times DSPLL\_B's loop bandwidth for optimal tracking. Please consult with Silicon Labs applications engineering for optimal settings for any given frequency plan. Figure 3.1. High-frequency DSPLL ## 3.1 Frequency Configuration The frequency configuration for each of the DSPLLs is programmable through the serial interface and can also be stored in non-volatile memory. DSPLL\_B generates CPRI frequencies. For DSPLL\_A/C/D, fractional frequency multiplication (Mn/Md) allows each of the DSPLLs to lock to any input frequency and generate virtually any output frequency. However, DSPLL\_A,C,D are not recommended to generate CPRI clocks as the performance is not as good as when using DSPLL\_B, which is optimized for its frequencies. All divider values for a specific frequency plan are easily determined using the ClockBuilder Pro utility. The Si5382 supports one Ethernet or general-purpose DSPLL (DSPLL A). # 3.1.1 Si5381/82 CPRI Frequency Configuration The device's frequency configuration is fully programmable through the serial interface and can also be stored in non-volatile memory. The combination of flexible integer dividers and a high frequency VCO allows the device to generate multiple output clock frequencies for applications that require ultra-low phase noise and spurious performance. The table below shows a list of possible output frequencies for wireless applications. Note that these CPRI frequencies may be generated with an Ethernet input clock to DSPLL\_B. These frequencies are distributed to the output dividers using a configurable crosspoint mux. The R dividers allow further division for up to 10 unique integer-ratio related frequencies on the Si5381/82. The ClockBuilder Pro software utility provides a simple means of automatically calculating the optimum divider values (P, M, N and R) for the frequencies listed in the table below. 15.36 19.20 30.72 38.40 61.44 76.80 Table 3.1. Example of Possible Wireless Clock Frequencies | Device Clock Frequencies Fout (MHz) | |-------------------------------------| | 122.88 | | 153.60 | | 184.32 | | 245.76 | | 307.20 | | 368.64 | | 491.52 | | 614.40 | | 737.28 | | 983.04 | | 1228.80 | | 1474.56 | | 2949.12 | #### 3.1.2 Si5381/82 Configuration for Wireless Clock Generation The Si5381/82 can be used as a high performance, fully integrated wireless jitter cleaner while eliminating the need for discrete VCXO and loop filter components. The Si5381/82 supports JESD204B subclass 0 and subclass 1 clocking by providing both device clocks (DCLK) and system reference clocks (SYSREF). The clock outputs can be independently configured as device clocks or SYSREF clocks to drive JESD204B converters, FPGAs, or other logic devices. An example frequency configuration is shown in the figure below. In this case, N and R dividers determine both device and sysref frequencies. The SYSREF clock is always periodic and can be controlled (on/off) without glitches by enabling or disabling its output through register writes. Figure 3.2. Example Divider Configuration for Generating JESD204B Subclass 1 Clocks #### 3.2 DSPLL Loop Bandwidth The DSPLL loop bandwidth determines the amount of input clock jitter attenuation. Register configurable DSPLL loop bandwidth settings in the range of 1 Hz to 4 kHz are available for selection. Since the loop bandwidth is controlled digitally, the DSPLL will always remain stable with less than 0.1 dB of peaking regardless of the loop bandwidth selection. #### 3.3 Fastlock Feature Selecting a low DSPLL loop bandwidth (e.g., 1 Hz) will generally lengthen the lock acquisition time. The fastlock feature allows setting a temporary Fastlock Loop Bandwidth that is used during the lock acquisition process. Higher fastlock loop bandwidth settings will enable the DSPLLs to lock faster. Fastlock Loop Bandwidth settings of in the range of 100 Hz to 4 kHz are available for selection. The DSPLL will revert to its normal loop bandwidth once lock acquisition has completed. #### 3.4 Modes of Operation Once initialization is complete the DSPLL operates in one of four modes: Free-run Mode, Lock Acquisition Mode, Locked Mode, or Holdover Mode. A state diagram showing the modes of operation is shown in Figure 3.3 Modes of Operation on page 9. The following sections describe each of these modes in greater detail. #### 3.4.1 Initialization and Reset Once power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. No clocks are generated until the initialization is complete. There are two types of resets available. A hard reset is functionally similar to a device power-up. All registers are restored to the values stored in NVM, and all circuits including the serial interface is restored to their initial state. A hard reset is initiated using the RSTb pin or by asserting the hard reset register bit. A soft reset bypasses the NVM download. It is simply used to initiate register configuration changes. Figure 3.3. Modes of Operation #### 3.4.2 Freerun Mode The DSPLL will automatically enter freerun mode once power is applied to the device and initialization is complete. The frequency accuracy of the generated output clocks in freerun mode is entirely dependent on the frequency accuracy of the reference clock on the XA/XB pins. For example, if the oscillator stability is ±50 ppm, then all the output clocks will be generated at their configured frequency with ±50 ppm stability in freerun mode. Any drift of the oscillator frequency is tracked at the output clock frequencies. Free run mode is maintained as long as no input clocks are valid. #### 3.4.3 Lock Acquisition Mode The device monitors all inputs for a valid clock. If at least one valid clock is available for synchronization, the DSPLL automatically starts the lock acquisition process. If the fast lock feature is enabled, the DSPLL acquires lock using the Fastlock Loop Bandwidth setting and then transition to the DSPLL Loop Bandwidth setting when lock acquisition is complete. During lock acquisition, the output generates a clock that follows the VCO frequency change as it pulls in to the input clock frequency. #### 3.4.4 Locked Mode Once locked, the DSPLL generates output clocks that are both frequency and phase locked to their selected input clocks. At this point, any oscillator frequency drift does not affect the output frequency. A loss of lock pin (LOL) and status bit indicate when lock is achieved. See 3.7.4 LOL Detection for more details on the operation of the loss-of-lock circuit. #### 3.4.5 Holdover Mode If holdover history is valid, the DSPLL automatically enters holdover mode when the selected input clock becomes invalid and no other valid input clocks are available for selection. The DSPLL uses an averaged input clock frequency as its final holdover frequency to minimize the disturbance of the output clock phase and frequency when an input clock suddenly fails. The holdover circuit for the DSPLL stores up to 120 seconds of historical frequency data while locked to a valid clock input. The final averaged holdover frequency value is calculated from a programmable window within the stored historical frequency data. Both the window size and the delay are programmable as shown in the figure below. The window size determines the amount of holdover frequency averaging. The delay value allows ignoring frequency data that may be corrupt just before the input clock failure. Figure 3.4. Programmable Holdover Window When entering holdover, the DSPLL pulls its output clock frequency to the calculated averaged holdover frequency. While in holdover, the output frequency drift is entirely dependent on the external reference clock connected to the XA/XB pins. If the clock input becomes valid, the DSPLL automatically exits the holdover mode and re-acquires lock to the new input clock. This process involves pulling the output clock frequency to achieve frequency and phase lock with the input clock. This pull-in process is glitchless and its rate is controlled by the DSPLL or the Fastlock bandwidth. The DSPLL output frequency when exiting holdover can be ramped (recommended). Just before the exit is initiated, the difference between the current holdover frequency and the new desired frequency is measured. Using the calculated difference and a user-selectable ramp rate, the output is linearly ramped to the new frequency. The ramp rate can be 0.2 ppm/s, 40,000 ppm/s, or any of about 40 values in between. The DSPLL loop BW does not limit or affect ramp rate selections (and vice versa). CBPro defaults to ramped exit from holdover. The same ramp rate settings are used for both exit from holdover and ramped input switching. For more information on ramped input switching, see 3.6.4 Ramped Input Switching. Note: If ramped holdover exit is not selected, the holdover exit is governed either by (1) the DSPLL loop BW or (2) a user-selectable holdover exit BW. #### 3.4.6 VCO Freeze Mode If there are no valid clock inputs available for selection and the holdover history is not valid, the DSPLL automatically enters VCO Freeze mode. The DSPLL uses the last measured input frequency to set the output frequencies in VCO Freeze mode. If a valid input clock appears, the DSPLL automatically exits VCO Freeze mode and reacquires a lock to the new input clock. # 3.5 External Reference (XA/XB) An external crystal oscillator (XO) is required to set the reference for the Si5381/82. Only a 54 MHz XO is used as the reference to the wireless jitter attenuator. For the jitter and phase noise performance that is specified in this data sheet, only the recommended 54 MHz XO's specified for the Si5380/81/82/86 can be used in the Si534x/8x Jitter Attenuators Recommended Crystal, TCXO and OCXOs Reference Manual. Place the XO as close to the XaXb pins as possible. See figure below for guidelines on how to connect the XO to the XaXb input. C1 increases the slew rate to the Xa input, which is needed to get the jitter and phase noise performance that is specified in this data sheet. Figure 3.5. XA/XB Input ## 3.6 Inputs (IN0, IN1, IN2, IN3) There are four inputs that can be used to synchronize any of the DSPLLs. The inputs accept both differential and single-ended clocks. A crosspoint between the inputs and the DSPLLs allows any of the inputs to connect to any of the DSPLLs as shown in the figure below. Figure 3.6. DSPLL Input Selection Crosspoint #### 3.6.1 Manual Input Switching (IN0, IN1, IN2, IN3) Input clock selection can be made manually using the IN\_SEL[1:0] pins or through a register. A register bit determines input selection as pin selectable or register selectable. The IN\_SEL pins are selected by default. If there is no clock signal on the selected input, the device automatically enters free-run or holdover mode. When the zero delay mode is enabled, IN3 becomes the feedback input (FB\_IN) and is not available for selection as a clock input. Table 3.2. Manual Input Selection Using IN\_SEL[1:0] Pins | IN_SE | :L[1:0] | Selected Input | | | | |-------|---------|--------------------------|-------------------------|--|--| | | | Zero Delay Mode Disabled | Zero Delay Mode Enabled | | | | 0 | 0 | IN0 | IN0 | | | | 0 | 1 | IN1 | IN1 | | | | 1 | 0 | IN2 | IN2 | | | | 1 | 1 | IN3 | Reserved | | | #### 3.6.2 Automatic Input Selection (IN0, IN1, IN2, IN3) An automatic input selection state machine is available in addition to the manual switching option. In automatic mode, the selection criteria is based on input clock qualification, input priority, and the revertive option. Only input clocks that are valid can be selected by the automatic clock selection state machine. If there are no valid input clocks available the DSPLL will enter the holdover mode. With revertive switching enabled, the highest priority input with a valid input clock is always selected. If an input with a higher priority becomes valid then an automatic switchover to that input is initiated. With non-revertive switching, the active input always remains selected while it is valid. If it becomes invalid an automatic switchover to a valid input with the highest priority is initiated. #### 3.6.3 Hitless Input Switching Hitless switching is a feature that prevents a phase offset from propagating to the output when switching between two clock inputs that have a fixed phase relationship. A hitless switch can only occur when the two input frequencies are frequency locked meaning that they have to be exactly at the same frequency, or at a fractional frequency relationship to each other. When hitless switching is enabled, the DSPLL simply absorbs the phase difference between the two input clocks during a input switch. When disabled, the phase difference between the two inputs is propagated to the output at a rate determined by the DSPLL Loop Bandwidth. The hitless switching feature supports clock frequencies down to the minimum input frequency of 7.68 MHz. # 3.6.4 Ramped Input Switching When switching between two plesiochronous input clocks (i.e., the frequencies are "almost the same" but not quite), ramped input switching should be enabled to ensure a smooth transition between the two inputs. Ramped input switching avoids frequency transients and overshoot when switching between frequencies and so is the default switching mode in CBPro. The feature should be turned off when switching between input clocks that are always frequency locked (i.e., are always the same exact frequency). The same ramp rate settings are used for both holdover exit and clock switching. For more information on ramped exit from holdover see 3.4.5 Holdover Mode. #### 3.6.5 Glitchless Input Switching The DSPLL has the ability of switching between two input clock frequencies that are up to 40 ppm apart. The DSPLL will pull-in to the new frequency using the DSPLL Loop Bandwidth or using the Fastlock Loop Bandwidth if enabled. The loss of lock (LOL) indicator will assert while the DSPLL is pulling-in to the new clock frequency. There will be no abrupt phase change at the output during the transition. ## 3.6.6 Input Configuration and Terminations Each of the inputs can be configured as differential or single-ended LVCMOS. The recommended input termination schemes are in the figure below. Standard 50% duty cycle signals must be ac-coupled, while low duty cycle pulsed CMOS signals can be dc-coupled. Unused inputs can be disabled and left unconnected when not in use. # Standard AC-coupled Differential LVDS #### Standard AC-coupled Differential LVPECL #### Standard AC-coupled Single-ended # Pulsed CMOS DC-coupled Single-ended ## LVCMOS DC-coupled Single-ended Figure 3.7. Termination of Differential and LVCMOS Input Signals #### 3.7 Fault Monitoring All four input clocks (IN0, IN1, IN2, IN3/FB\_IN) are monitored for loss of signal (LOS) and out-of-frequency (OOF) as shown in the figure below. The reference at the XA/XB pins is also monitored for LOS since it provides a critical reference clock for the DSPLLs. There is also a Loss Of Lock (LOL) indicator which is asserted when the DSPLL loses synchronization. Figure 3.8. Si5381/82 Fault Monitors # 3.7.1 Input LOS Detection The loss of signal monitor measures the period of each input clock cycle to detect phase irregularities or missing clock edges. Each of the input LOS circuits has its own programmable sensitivity which allows ignoring missing edges or intermittent errors. Loss of signal sensitivity is configurable using the ClockBuilder Pro utility. The LOS status for each of the monitors is accessible by reading a status register. The live LOS register always displays the current LOS state and a sticky register always stays asserted until cleared. An option to disable any of the LOS monitors is also available. Figure 3.9. LOS Status Indicators # 3.7.2 Reference Clock LOS Detection A LOS monitor is available to ensure that the external reference oscillator is valid. By default the output clocks are disabled when XAXB\_LOS is detected. This feature can be disabled such that the device will continue to produce output clocks when XAXB\_LOS is detected. #### 3.7.3 OOF Detection Each input clock is monitored for frequency accuracy with respect to a OOF reference which it considers as its "0\_ppm" reference. This OOF reference can be selected as either: - · The XA/XB reference - Any input clock (IN0, IN1, IN2, IN3) The final OOF status is determined by the combination of both a precise OOF monitor and a fast OOF monitor as shown in the figure below. An option to disable either monitor is also available. The live OOF register always displays the current OOF state, and its sticky register bit stays asserted until cleared. Figure 3.10. OOF Status Indicator #### 3.7.3.1 Precision OOF Monitor The precision OOF monitor circuit measures the frequency of all input clocks to within ±1 ppm accuracy with respect to the selected OOF frequency reference. A valid input clock frequency is one that remains within the OOF frequency range which is register configurable up to ±20 ppm in steps of 1/16 ppm. A configurable amount of hysteresis is also available to prevent the OOF status from toggling at the failure boundary. An example is shown in the figure below. In this case, the OOF monitor is configured with a valid frequency range of ±6 ppm and with 2 ppm of hysteresis. An option to use one of the input pins (IN0–IN3) as the 0 ppm OOF reference instead of the external XO reference is available. This option is register configurable. Figure 3.11. Example of Precise OOF Monitor Assertion and Deassertion Triggers #### 3.7.3.2 Fast OOF Monitor Because the precision OOF monitor needs to provide 1/16 ppm of frequency measurement accuracy, it must measure the monitored input clock frequencies over a relatively long period of time. This may be too slow to detect an input clock that is quickly ramping in frequency. An additional level of OOF monitoring called the Fast OOF monitor runs in parallel with the precision OOF monitors to quickly detect a ramping input frequency. The Fast OOF monitor asserts OOF on an input clock frequency that has changed by greater than ±4000 ppm. #### 3.7.4 LOL Detection The Loss Of Lock (LOL) monitor asserts a LOL register bit when the DSPLL has lost synchronization with its selected input clock. There is also a dedicated loss of lock pin that reflects the loss of lock condition. The LOL monitor functions by measuring the frequency difference between the input and feedback clocks at the phase detector. There are two LOL frequency monitors, one that sets the LOL indicator (LOL Set) and another that clears the indicator (LOL Clear). An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. A block diagram of the LOL monitor is shown in the figure below. The live LOL register always displays the current LOL state and a sticky register always stays asserted until cleared. The LOL pin reflects the current state of the LOL monitor. Figure 3.12. LOL Status Indicators Each of the LOL frequency monitors has an adjustable sensitivity which is register configurable from 0.1 ppm to 10,000 ppm. Having two separate frequency monitors allows for hysteresis to help prevent chattering of LOL status. An example configuration where LOCK is indicated when there is less than 0.1 ppm frequency difference at the inputs of the phase detector and LOL is indicated when there's more than 1 ppm frequency difference is shown in the following figure. Figure 3.13. LOL Set and Clear Thresholds Note: In this document, the terms, LVDS and LVPECL, refer to driver formats that are compatible with these signaling standards. An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. The configurable delay value depends on frequency configuration and loop bandwidth of the DSPLL and is automatically calculated using the ClockBuilder Pro utility. #### 3.7.5 Interrupt Pin (INTRb) An interrupt pin (INTRb) indicates a change in state with any of the status indicators for any of the DSPLLs. All status indicators are maskable to prevent assertion of the interrupt pin. The state of the INTRb pin is reset by clearing the sticky status registers. Figure 3.14. Interrupt Triggers and Masks # 3.8 Outputs The Si5381/82 supports up to twelve differential output drivers. Each driver has a configurable voltage swing and common mode voltage covering a wide variety of differential signal formats. In addition to supporting differential signals, any of the outputs can be configured as single-ended LVCMOS (3.3 V, 2.5 V, or 1.8 V) providing up to 24 single-ended outputs, or any combination of differential and single-ended outputs. #### 3.8.1 Output Crosspoint A crosspoint allows any of the output drivers to connect with any of the MultiSynths as shown in the figure below. The crosspoint configuration is programmable and can be stored in NVM so that the desired output configuration is ready at power up. Figure 3.15. MultiSynth to Output Driver Crosspoint # 3.8.2 Output Signal Format The differential output swing and common mode voltage are both fully programmable covering a wide variety of signal formats including LVDS and LVPECL. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS (3.3 V, 2.5 V, or 1.8 V) drivers providing up to 24 single-ended outputs, or any combination of differential and single-ended outputs. ## 3.8.3 Output Terminations The output drivers support both ac-coupled and dc-coupled terminations as shown in the following figure. # **DC-coupled LVDS** # V<sub>DDO</sub> = 3.3 V, 2.5 V OUTx OUTxb 100 Si5386 # **AC-coupled LVDS/LVPECL** # **DC-coupled LVCMOS** # AC-coupled LVPECL / CML # **AC-coupled HCSL** | VDD <sub>RX</sub> | R1 | R2 | |-------------------|-------|--------| | 3.3 V | 442 Ω | 56.2 Ω | | 2.5 V | 332 Ω | 59 Ω | | 1.8 V | 243 Ω | 63.4 Ω | Figure 3.16. Supported Output Terminations # 3.8.4 Programmable Common Mode Voltage For Differential Outputs The common mode voltage ( $V_{CM}$ ) for the differential modes are programmable so that LVDS specifications can be met and for the best signal integrity with different supply voltages. When dc coupling the output driver, it is essential that the receiver have a relatively high common mode impedance so that the common mode current from the output driver is very small. #### 3.8.5 LVCMOS Output Impedance and Drive Strength Selection Each LVCMOS driver has a configurable output impedance to accommodate different trace impedances and drive strengths. A source termination resistor is recommended to help match the selected output impedance to the trace impedance. There are three programmable output impedance selections for each VDDO options as shown in the table below. Table 3.3. LVCMOS Output Impedance and Drive Strength Selections | VDDO | OUTx_CMOS_DRV | Source Impedance (Zs) | Drive Strength (IoI/Ioh) | |-------|---------------|-----------------------|--------------------------| | 3.3 V | 0x01 | 38 Ω | 10 mA | | | 0x02 | 30 Ω 12 m | | | | 0x03* | 22 Ω | 17 mA | | 2.5 V | 0x01 | 43 Ω | 6 mA | | | 0x02 | 35 Ω | 8 mA | | | 0x03* | 24 Ω | 11 mA | | 1.8 V | 0x03* | 31 Ω | 5 mA | **Note:** Use of the lowest impedance setting is recommended for all supply voltages for best edge rates. #### 3.8.6 LVCMOS Output Signal Swing The signal swing (V<sub>OL</sub>/V<sub>OH</sub>) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers. #### 3.8.7 LVCMOS Output Polarity When a driver is configured as an LVCMOS output, it generates a clock signal on both pins (OUTx and OUTxb). By default, the clock on the OUTx pin is generated with the same polarity (in phase) as the clock on the OUTxb pin. The polarity of these clocks is configurable, enabling complementary clock generation and/or inverted polarity with respect to other output drivers. #### 3.8.8 Output Enable/Disable The OEb pin provides a convenient method of disabling or enabling all of the output drivers at the same time. When the OEb pin is held high all outputs will be disabled. When held low, the outputs will all be enabled. Outputs in the enabled state can still be individually disabled through register control. #### 3.8.9 Output Disable During LOL By default, a DSPLL that is out of lock will generate either free-running clocks or generate clocks in holdover mode. There is an option to disable the outputs when a DSPLL is LOL. This option can be useful to force a downstream PLL into holdover. #### 3.8.10 Output Disable During Reference LOS The external XA/XB reference provides a critical function for the operation of the DSPLLs. In the event of the XO failure, the device will assert an XAXB\_LOS alarm. By default, all outputs will be disabled during assertion of the XAXB\_LOS alarm. There is an option to leave the outputs enabled during an XAXB\_LOS alarm, but the frequency accuracy and stability is indeterminate during this fault condition. #### 3.8.11 Output Driver State When Disabled The disabled state of an output driver is configurable as disable low or disable high. #### 3.8.12 Synchronous Output Disable Feature The output drivers provide a selectable synchronous disable feature. Output drivers with this feature turned on will wait until a clock period has completed before the driver is disabled. This prevents unwanted runt pulses from occurring when disabling an output. When this feature is turned off, the output clock will disable immediately without waiting for the period to complete. #### 3.8.13 Zero Delay Mode A zero delay mode is available for applications that require fixed and consistent minimum delay between the selected input and outputs. The zero delay mode is configured for DSPLL\_B only by opening the internal feedback loop through software configuration and closing the loop externally as shown in the figure below. This helps to cancel out the internal delay introduced by the dividers, the crosspoint, the input, and the output drivers. Any one of the outputs can be fed back to the FB\_IN pins, although using the output driver that achieves the shortest trace length will help to minimize the input-to-output delay. Note that the nominal input-to-output delay is the trace delay from OUTx to FB\_IN. The OUT9A and FB\_IN pins are recommended for the external feedback connection. The FB\_IN input pins must be terminated and ac-coupled when zero delay mode is used. A differential external feedback path connection is necessary for best performance. Note that the hitless switching feature is not available when zero delay mode is enabled. Figure 3.17. Si5381/82 Zero Delay Mode Setup ## 3.8.14 Output Divider (R) Synchronization All the output R dividers are reset to a known state during the power-up initialization period. This ensures consistent and repeatable phase alignment across all output drivers. Resetting the device using the RSTb pin or asserting the hard reset bit will have the same result. R divider setting of 2 produces a 180 degree phase change compared to high R divider settings. #### 3.9 Power Management Unused inputs and output drivers can be powered down when unused. Consult the Reference Manual and ClockBuilder Pro configuration utility for details. #### 3.10 In-Circuit Programming The Si5381/82 is fully configurable using the serial interface ( $I^2C$ or SPI). At power-up the device downloads its default register values from internal non-volatile memory (NVM). Application specific default configurations can be written into NVM allowing the device to generate specific clock frequencies at power-up. Writing default values to NVM is in-circuit programmable with normal operating power supply voltages applied to its $V_{DD}$ and $V_{DDA}$ pins. The NVM is two time writable. Once a new configuration has been written to NVM, the old configuration is no longer accessible. Refer to the Reference Manual for a detailed procedure for writing registers to NVM. #### 3.11 Serial Interface Configuration and operation of the Si5381/82 is controlled by reading and writing registers using the $I^2C$ or SPI interface. The I2C\_SEL pin selects $I^2C$ or SPI operation. Communication with both 3.3 V and 1.8 V host is supported. The SPI mode operates in either 4-wire or 3-wire. See the Reference Manual for details. # 3.12 Custom Factory Preprogrammed Parts For applications where a serial interface is not available for programming the device, custom pre-programmed parts can be ordered with a specific configuration written into NVM. A factory preprogrammed part will generate clocks at power-up. Custom, factory-preprogrammed devices are available. The ClockBuilder Pro custom part number wizard can be used to quickly and easily generate a custom part number for your configuration. In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your preprogrammed device will typically ship in about two weeks. #### 3.13 Enabling Features and/or Configuration Settings Unavailable in ClockBuilder Pro for Factory Preprogrammed Devices As with essentially all modern software utilities, ClockBuilder Pro is continually being updated and enhanced. By registering at <a href="https://www.si-labs.com">www.si-labs.com</a>, you will be notified about changes and their impact. This update process will ultimately enable ClockBuilder Pro users to access all features and register setting values documented in this data sheet and the Reference Manual. However, if you must enable or access a feature or register setting value so that the device starts up with this feature or a register setting, but the feature or register setting is not yet available in CBPro, you must contact a Silicon Labs applications engineer for assistance. One example of this type of feature or custom setting is the customizable output amplitude and common voltages for the clock outputs. After careful review of your project file and requirements, the Silicon Labs applications engineer will email back your CBPro project file with your specific features and register settings enabled using what's referred to as the manual "settings override" feature of CBPro. "Override" settings to match your request(s) will be listed in your design report file. Examples of setting "overrides" in a CBPro design report are shown in the following table. **Table 3.4. Setting Overrides** | Location | Customer Name | Engineering Name | Туре | Target | Dec Value | Hex Value | |-------------|-----------------|------------------|--------|-------------|-----------|-----------| | 0x0435[0] | FORCE_HOLD_PLLA | OLA_HO_FORCE | No NVM | N/A | 1 | 0x1 | | 0x0B48[0:4] | OOF_DIV_CLK_DIS | OOF_DIV_CLK_DIS | User | OPN and EVB | 0 | 0x00 | Once you receive the updated design file, simply open it in CBPro. The device will begin operation after startup with the values in the NVM file. The flowchart for this process is shown in the following figure. Figure 3.18. Process for Requesting Non-Standard CBPro Features Note: Contact Silicon Labs Technical Support at www.silabs.com/support/Pages/default.aspx. # 4. Register Map The register map is divided into multiple pages where each page has 256 addressable registers. Page 0 contains frequently accessible registers, such as alarm status, resets, device identification, etc. Other pages contain registers that need less frequent access such as frequency configuration, and general device settings. A high level map of the registers is shown in "6.2. High-Level Register Map". Refer to the Reference Manual for a complete list of register descriptions and settings. Silicon Labs strongly recommends using Clock-Builder Pro to create and manage register settings. #### 4.1 Addressing Scheme The device registers are accessible using a 16-bit address that consists of an 8-bit page address plus an 8-bit register address. By default, the page address is set to 0x00. Changing to another page is accomplished by writing to the "Set Page Address" byte located at address 0x01 of each page. #### 4.2 High-Level Register Map Table 4.1. High-Level Register Map | 16-Bit | Address | Content | | | |--------------------|------------------------------|----------------------------------|--|--| | 8-bit Page Address | 8-bit Register Address Range | Content | | | | | 00 | Revision IDs | | | | | 01 | Set Page Address | | | | | 02–0A | Device IDs | | | | | 0B-15 | Alarm Status | | | | | 17–1B | INTR Masks | | | | 00 | 1C | Reset controls | | | | | 1D | FINC, FDEC Control Bits | | | | | 2B | SPI (3-Wire vs 4-Wire) | | | | | 2C-E1 | Alarm Configuration | | | | | E2-E4 | NVM Controls | | | | | FE | Device Ready Status | | | | | 01 | Set Page Address | | | | 01 | 08–3A | Output Driver Controls | | | | 01 | 41–42 | Output Driver Disable Masks | | | | | FE | Device Ready Status | | | | | 01 | Set Page Address | | | | | 02–05 | Reference Clock Frequency Adjust | | | | | 08–2F | Input Divider (P) Settings | | | | 02 | 30 | Input Divider (P) Update Bits | | | | | 47–6A | Output Divider (R) Settings | | | | | 6B-72 | User Scratch Pad Memory | | | | | FE | Device Ready Status | | | | 16-Bit | Address | Content | |--------------------|------------------------------|-------------------------------------| | 8-bit Page Address | 8-bit Register Address Range | Content | | | 01 | Set Page Address | | | 02–37 | MultiSynth Divider (N0-N4) Settings | | | 0C | MultiSynth Divider (N0) Update Bit | | | 17 | MultiSynth Divider (N1) Update Bit | | 03 | 22 | MultiSynth Divider (N2) Update Bit | | 03 | 2D | MultiSynth Divider (N3) Update Bit | | | 38 | MultiSynth Divider (N4) Update Bit | | | 39–58 | FINC/FDEC Settings N0-N4 | | | 59–62 | Output Delay (Δt) Settings | | | FE | Device Ready Status | | 04 | 87 | Zero Delay Mode Set Up | | | 0E-14 | Fast Lock Loop Bandwidth | | | 15–1F | Feedback Divider (M) Settings | | | 2A | Input Select Control | | 05 | 2B | Fast Lock Control | | 03 | 2C-35 | Holdover Settings | | | 36 | Input Clock Switching Mode Select | | | 38–39 | Input Priority Settings | | | 3F | Holdover History Valid Data | | 06–08 | 00-FF | Reserved | | 09 | 01 | Set Page Address | | | 1C | Zero Delay Mode Settings | | | 43 | Control I/O Voltage Select | | | 49 | Input Settings | | 10-FF | 00-FF | Reserved | # 5. Electrical Specifications **Table 5.1. Recommended Operating Conditions** | (V <sub>DD</sub> = 1.8 V ±5%, V <sub>DDA</sub> = 3.3 V ±5%, T <sub>A</sub> = –40 to 85 °C) | | | | | | | | | |--------------------------------------------------------------------------------------------|-------------------|------|------|------|----|--|--|--| | Parameter Symbol Min Typ Max | | | | | | | | | | Ambient Temperature | T <sub>A</sub> | -40 | 25 | 85 | °C | | | | | Maximum Junction Temperature | TJ <sub>MAX</sub> | _ | _ | 125 | °C | | | | | Core Supply Voltage | V <sub>DD</sub> | 1.71 | 1.80 | 1.89 | V | | | | | | $V_{DDA}$ | 3.14 | 3.30 | 3.47 | V | | | | | Output Driver Supply Voltage | V <sub>DDO</sub> | 3.14 | 3.30 | 3.47 | V | | | | | | | 2.38 | 2.50 | 2.62 | V | | | | | | | 1.71 | 1.80 | 1.89 | V | | | | # Note: Table 5.2. DC Characteristics | $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDO} = 1.8 \text{ V} \pm 5\%, 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|-----|------|-----|------|--| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | Core Supply Current | I <sub>DD</sub> | Notes 1, 2 | _ | 175 | _ | mA | | | | I <sub>DDA</sub> | | _ | 120 | _ | mA | | | Output Buffer Supply Current | I <sub>DDO</sub> | LVPECL Output <sup>3</sup> | _ | 21 | 25 | mA | | | | | @ 156.25 MHz | | | | | | | | | LVDS Output <sup>3</sup> | _ | 15 | 18 | mA | | | | | @ 156.25 MHz | | | | | | | | | 3.3 V LVCMOS <sup>4</sup> | _ | 21 | 25 | mA | | | | | Output | | | | | | | | | @ 156.25 MHz | | | | | | | | | 2.5 V LVCMOS <sup>4</sup> | _ | 16 | 18 | mA | | | | | Output | | | | | | | | | @ 156.25 MHz | | | | | | | | | 1.8 V LVCMOS <sup>4</sup> | _ | 12 | 13 | mA | | | | | Output | | | | | | | | | @ 156.25 MHz | | | | | | | Total Power Dissipation | $P_{d}$ | Note 1,5 | _ | 1125 | _ | mW | | <sup>1.</sup> All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted. | $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDO} = 1.8 \text{ V} \pm 5\%, 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 ^{\circ}\text{C})$ | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|-----|-----|-----|------|--|--| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | - 1. Si5381/82 test configuration: 8 clock outputs enabled (2 x 983.04 MHz, 2 x 491.52 MHz, 1 x 245.76 MHz, 3 x 122.88 MHz; 2.5 LVDS). Excludes power in termination resistors. - 2. VDDO0 supplies power to both OUT0 and OUT0A buffers. Similarly, VDDO9 supplies power to both OUT9 and OUT9A buffers. - 3. Differential outputs terminated into an AC coupled 100 $\Omega$ load. - 4. LVCMOS outputs measured into a 6-inch 50 $\Omega$ PCB trace with 5 pF load. The LVCMOS outputs were set to OUTx\_CMOS\_DRV = 3, which is the strongest driver setting. - 5. Detailed power consumption for any configuration can be estimated using ClockBuilder Pro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration. # **Table 5.3. Input Clock Specifications** | $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%$ | s%, T <sub>A</sub> = -40 to 85 °C) | | | | | | |--------------------------------------------------------------------|------------------------------------|---------------------------------------------|-------|-----|------|---------| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | Standard Differential or Single-En | nded/LVCMOS — AC-c | coupled (IN0, IN1, IN2, IN3 | 3) | • | | • | | Input Frequency Range | f <sub>IN_DIFF</sub> | Differential | 0.008 | _ | 750 | MHz | | | f <sub>IN_SE</sub> | Single-ended/<br>LVCMOS | 0.008 | _ | 250 | | | Input Voltage Amplitude | V <sub>IN_DIFF</sub> | f <sub>IN_DIFF</sub> < 250 MHz | 100 | _ | 1800 | mVpp_se | | Single Frederick Associated | | 250 MHz < f <sub>IN_DIFF</sub> <<br>750 MHz | 225 | _ | 1800 | mVpp_se | | Single-Ended Input Amplitude | V <sub>IN_SE</sub> | f <sub>IN_SE</sub> < 250 MHz | 100 | _ | 3600 | mVpp_se | | Slew Rate <sup>1, 2</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | | 40 | _ | 60 | % | | Capacitance | C <sub>IN</sub> | | _ | 2.4 | _ | pF | | Pulsed CMOS — DC-coupled (INC | ), IN1, IN2, IN3) <sup>3</sup> | | | | | | | Input Frequency | f <sub>IN_CMOS</sub> | | 0.008 | _ | 250 | MHz | | Input Voltage | V <sub>IL</sub> | | -0.2 | _ | 0.33 | V | | | V <sub>IH</sub> | | 0.49 | _ | _ | V | | Slew Rate <sup>1, 2</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | Clock Input | 40 | _ | 60 | % | | (V <sub>DD</sub> = 1.8 V ±5%, V <sub>DDA</sub> = 3.3 V ± | 5%, T <sub>A</sub> = -40 to 85 °C) | | | | | | |----------------------------------------------------------|------------------------------------|--------------------|------|-----|------|-----------| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | Minimum Pulse Width | PW | Pulse Input | 1.6 | _ | _ | ns | | Input Resistance | R <sub>IN</sub> | | _ | 8 | _ | kΩ | | XO (applied to XA/XB) <sup>4</sup> | | | | | | | | Frequency | f <sub>IN_REF</sub> | | _ | 54 | _ | MHz | | Total Frequency Tolerance <sup>5</sup> | f <sub>RANGE</sub> | | -50 | _ | +50 | ppm | | Input Voltage Amplitude | V <sub>IN_SE</sub> | Single-ended Input | 365 | _ | 2000 | mVpp_se | | | V <sub>IN_DIFF</sub> | Differential Input | 365 | _ | 2500 | mVpp_diff | | Slew Rate <sup>1, 2</sup> | SR | Single-ended Input | 1500 | _ | _ | V/µs | | | SR <sub>IN_DIFF</sub> | Differential Input | 400 | _ | _ | V/µs | | Input Duty Cycle | DC | | 40 | _ | 60 | % | | Activity Dip <sup>6</sup> | | | | | 2 | ppm/C | - 1. Imposed for phase noise performance. - 2. Rise and fall times can be estimated using the following simplified equation: tr/tf80-20 = ((0.8 0.2) \* VIN\_Vpp\_se) / SR. - 3. Pulsed CMOS mode is intended primarily for single-ended LVCMOS input clocks <1 MHz, which must be dc-coupled, having a duty cycle significantly less than 50%. A typical application example is a low frequency video frame sync pulse. Since the input thresholds (VIL, VIH) of this buffer are non-standard, refer to the input attenuator circuit for dc-coupled Pulsed LVCMOS in the Si5381/82 Reference Manual. Otherwise, for standard LVCMOS input clocks, use the "AC-coupled Singled-Ended" mode as shown in 3.6.6 Input Configuration and Terminations. - Refer to the Si534x/8x Jitter Attenuators Recommended Crystal, TCXO and OCXOs Reference Manual for recommended 54 MHz XOs. - 5. Includes aging and temperature impacts from -40C to 85C. - 6. Activity dip is also called frequency perturbation. Table 5.4. Serial and Control Input Pin Specifications | $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDS} = 3.3 \text{ V} \pm 5\%, 1.8 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------------------------------|-----|--------------------------------------|------|--|--| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | Serial and Control Input Pins (IN_SEL[1:0], RSTb, OEb, PDNb, A1/SDO, SCLK, A0/CSb, SDA/SDIO) | | | | | | | | | | Input Voltage Thresholds | V <sub>IL</sub> | | _ | _ | 0.3 x V <sub>DDIO</sub> <sup>1</sup> | V | | | | | V <sub>IH</sub> | | 0.7 x V <sub>DDIO</sub> <sup>1</sup> | _ | _ | V | | | | Input Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | | | Input Resistance | ΙL | | _ | 20 | _ | kΩ | | | | Minimum Pulse Width | PW | RSTb, PDNb | 100 | _ | _ | ns | | | #### Note: 1. $V_{DDIO}$ is determined by the IO\_VDD\_SEL bit. It is selectable as $V_{DDA}$ or $V_{DD}$ . See the Si5381/82 Reference Manual for more details on the register settings. Table 5.5. Differential Clock Output Specifications | Parameter | Symbol | Test Co | ondition | Min | Тур | Max | Unit | | | |-------------------------------------------------|--------------------------------|----------------------------------------------------|-------------------------|---------|---------|---------|---------|--|--| | Output Frequency <sup>6</sup> | f <sub>OUT</sub> | N >: | = 10 | 0.0001 | _ | 1474.56 | MHz | | | | | | N = | = 9 | _ | 1638.4 | _ | MHz | | | | | | N = 8 | | _ | 1843.2 | _ | MHz | | | | | | N = | = 7 <sup>7</sup> | _ | 2106.53 | _ | MHz | | | | | | N : | _ | 2457.6 | _ | MHz | | | | | | | N : | = 5 | _ | 2949.12 | _ | MHz | | | | Duty Cycle | DC | fOUT < 4 | 400 MHz | 48 | _ | 52 | % | | | | | | 400 MHz < f <sub>O</sub> | <sub>UT</sub> < 800 MHz | 45 | _ | 55 | % | | | | | | 800 MHz < fOUT | Γ < 1474.56 MHz | 40 | _ | 60 | % | | | | | | f > 1474 | 25 | _ | 75 | % | | | | | Output-Output Skew <sup>7</sup> | T <sub>SK</sub> | Differential output | | _ | 0 | 75 | ps | | | | | | Specified for outpu<br>DSI | | | | | | | | | | | Differential output S using differential | -150 | 0 | 150 | ps | | | | | OUT-OUTb Skew | T <sub>SK_OUT</sub> | Measured from the positive to negative output pins | | _ | 0 | 50 | ps | | | | Output Voltage Amplitude <sup>1</sup> | | Normal Mode | | | | | | | | | | V <sub>OUT</sub> | V <sub>DDO</sub> = 3.3 V, 2.5<br>V, or 1.8 V | LVDS | 350 | 470 | 550 | mVpp_se | | | | | | V <sub>DDO</sub> = 3.3 V, 2.5 V | LVPECL | 660 | 810 | 1000 | | | | | Common Mode Voltage 1,2,3 | | | ) | 1 | | | | | | | | VCM | V <sub>DDO</sub> = 3.3 V | LVDS | 1.10 | 1.25 | 1.35 | V | | | | | | | LVPECL | 1.90 | 2.05 | 2.15 | | | | | | | V <sub>DDO</sub> = 2.5 V | LVPECL, LVDS | 1.15 | 1.25 | 1.35 | | | | | | | V <sub>DDO</sub> = 1.8 V | sub-LVDS | 0.87 | 0.93 | 1.00 | | | | | Rise and Fall Times | t <sub>R</sub> /t <sub>F</sub> | Norma | l Mode | _ | 170 | 240 | ps | | | | (20% to 80%) | | | | | | | | | | | Differential Output Impe-<br>dance <sup>2</sup> | Z <sub>O</sub> | Norma | Normal Mode | | 100 | _ | Ω | | | | Power Supply Noise Rejec- | PSRR | | Norm | al Mode | 1 | 1 | 1 | | | | tion <sup>4</sup> | | 10 kHz sinu | soidal noise | _ | -93 | _ | dBc | | | | | | 100 kHz sinu | usoidal noise | _ | -93 | _ | | | | | | | 500 kHz sinu | usoidal noise | _ | -84 | _ | | | | | | | 1 MHz sinus | soidal noise | _ | -79 | _ | | | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|--------|----------------|-----|-------------|-----|------| | Output-output Crosstalk <sup>5</sup> | XTALK | Differential | _ | <b>–</b> 75 | | dB | - 1. Output amplitude and common mode voltage are programmable through register settings and can be stored in NVM. Each output driver can be programmed independently. The typical normal mode (or low power mode) LVDS maximum is 100 mV (or 80 mV) higher than the TIA/EIA-644 maximum. Refer to the Si5381/82 Reference Manual for recommended output settings. - 2. Not all combinations of voltage amplitude and common mode voltages settings are possible. - 3. Driver output impedance depends on selected output mode (Normal, Low Power). Refer to the Si5381/82 Reference Manual for more information. - 4. Measured for 156.25 MHz carrier frequency. Sinewave noise added to VDDO (1.8 V = 50 mVpp, 2.5 V/3.3 V = 100 mVpp) and noise spur amplitude measured. - 5. Measured across two adjacent outputs, both in LVDS mode, with the victim running at 122.88 MHz and the aggressor at 156.25 MHz. Refer to application note, "AN862: Optimizing Si534x Jitter Performance in Next Generation Internet Infrastructure Systems", guidance on crosstalk minimization. Note that all active outputs must be terminated when measuring crosstalk. - 6. VDDO = 2.5 V or 3.3 V required for fOUT > 1474.56 MHz - 7. For any R divider settings that differ by a power of 2. Table 5.6. LVCMOS Clock Output Specifications | Parameter | Symbol | Test Cor | ndition | Min | Тур | Max | Unit | | | |----------------------------------------|-----------------|-----------------|--------------|--------|-----|-----|------|--|--| | Output Frequency | fout | | | 0.0001 | _ | 250 | MHz | | | | Duty Cycle | DC | fOUT <10 | 00 MHz | 47 | _ | 53 | % | | | | | | 100 MHz < fOU | T < 250 MHz | 44 | _ | 55 | | | | | Output Voltage High <sup>1, 2, 3</sup> | V <sub>OH</sub> | VDDO = 3.3 V | | | | | | | | | | | OUTx_CMOS_DRV=1 | IOH = -10 mA | VDDO x | _ | _ | V | | | | | | OUTx_CMOS_DRV=2 | IOH = -12 mA | | _ | _ | | | | | | | OUTx_CMOS_DRV=3 | IOH = -17 mA | | _ | - | | | | | | | VDDO = 2.5 V | | | | | | | | | | | OUTx_CMOS_DRV=1 | IOH = -6 mA | VDDO x | _ | _ | V | | | | | | OUTx_CMOS_DRV=2 | IOH = –8 mA | 0.75 | _ | _ | | | | | | | OUTx_CMOS_DRV=3 | IOH = -11 mA | | _ | _ | | | | | | | VDDO = 1.8 V | | | | | | | | | | | OUTx_CMOS_DRV=2 | IOH = -4 mA | VDDO x | _ | _ | V | | | | | | OUTx_CMOS_DRV=3 | IOH = -5 mA | 0.75 | _ | _ | | | | | (V <sub>DD</sub> = 1.8 V ±5%, V <sub>DDA</sub> = 3. | 3 V ±5%, V <sub>[</sub> | ODO = 1.8 V ±5%, 2.5 V ±5% | %, or 3.3 V ±5%, T <sub>A</sub> = –4 | 0 to 85 °C) | | | | | |-----------------------------------------------------|-------------------------|----------------------------|--------------------------------------|-------------|-----|----------------|------|--| | Parameter | Symbol | Test Co | ndition | Min | Тур | Max | Unit | | | Output Voltage Low <sup>1, 2, 3</sup> | V <sub>OL</sub> | | VDDO = 3.3 | 3 V | | | | | | | | OUTx_CMOS_DRV=1 | IOL = 10 mA | _ | _ | VDDO x | V | | | | | OUTx_CMOS_DRV=2 | IOL = 12 mA | _ | _ | 0.15 | | | | | | OUTx_CMOS_DRV=3 | IOL = 17 mA | _ | _ | | | | | | | VDDO = 2.5 V | | | | | | | | | | OUTx_CMOS_DRV=1 | IOL = 6 mA | _ | _ | VDDO x<br>0.15 | V | | | | | OUTx_CMOS_DRV=2 | IOL = 8 mA | _ | _ | | | | | | | OUTx_CMOS_DRV=3 | IOL = 11 mA | _ | _ | | | | | | | | VDDO = 1.8 | 3 V | | | | | | | | OUTx_CMOS_DRV=2 | IOL = 4 mA | _ | _ | VDDO x | V | | | | | OUTx_CMOS_DRV=3 | IOL = 5 mA | _ | _ | 0.15 | | | | LVCMOS Rise and Fall | tr/tf | VDDO = 3.3 V | | _ | 420 | 550 | ps | | | Times <sup>3</sup> | | VDDO = | = 2.5 V | _ | 475 | 625 | ps | | | (20% to 80%) | | VDDO = 1.8 V | | _ | 525 | 705 | ps | | - 1. Driver strength is a register programmable setting and stored in NVM. Options are OUTx\_CMOS\_DRV = 1, 2, 3. Refer to the Si5381/82 Reference Manual for more details on register settings. - 2. IOL/IOH is measured at VOL/VOH as shown in the dc test configuration. - 3. A 5 pF capacitive load is assumed. The LVCMOS outputs were set to OUTx\_CMOS\_DRV = 3. #### **AC Output Test Configuration DC Test Configuration** Trace length 5 inches 0.1 uF 499 Ω 50 50 Ω Scope Input OUT 4.7 pF 56 Ω OUTb V<sub>OL</sub>/V<sub>OH</sub> 0.1 uF 499 Ω 50 Ω Scope Input 50 4.7 pF 56 Ω Table 5.7. Output Serial and Status Pin Specifications | $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDS} = 3.3 \text{ V} \pm 5\%, 1.8 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|---------------------------------------|-----|----------------------------|------|--|--|--| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | | Serial and Status Output Pins (INTRb, LOLb, SDA/SDIO <sup>2</sup> , A1/SDO) | | | | | | | | | | | Output Voltage | V <sub>OH</sub> | IOH = -2 mA | V <sub>DDIO</sub> <sup>1</sup> x 0.75 | _ | _ | V | | | | | | V <sub>OL</sub> | IOL = 2 mA | _ | _ | V <sub>DDIO</sub> 1 x 0.15 | V | | | | | $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDS} = 3.3 \text{ V} \pm 5\%, 1.8 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|-----|-----|-----|------|--| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | - 1. V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as VDDA or VDD. Users normally select this option in the Clock-Builder Pro GUI. Alternatively, refer to the Si5381/82 Reference Manual for more details on register settings. - 2. The $V_{OH}$ specification does not apply to the open-drain SDA/SDIO output when the serial interface is in I2C mode or is unused with I2C\_SEL pulled high internally. $V_{OL}$ remains valid in all cases. **Table 5.8. Performance Characteristics** | $(V_{DD} = 1.8 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 5\%, V_{DD})$ | <sub>A</sub> = 3.3 V ±5%, T <sub>A</sub> = | = –40 to 85 °C) | | | | | |-------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------|------|------|----------| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | PLL Loop Bandwidth | f <sub>BW</sub> | | 1 | _ | 4000 | Hz | | Programming Range <sup>1</sup> | | | | | | | | Initial Start-Up Time | tstart | Time from power-up or de-as-<br>sertion of PDNb to when the<br>device generates free-running<br>clocks | _ | 30 | 45 | ms | | PLL Lock Time | t <sub>ACQ</sub> | Fastlock enabled, | _ | 500 | 600 | ms | | | | fIN = 19.44 MHz <sup>2</sup> | | | | | | | | Fastlock enabled, ZDM, | _ | 700 | _ | ms | | | | fIN = 19.44 MHz <sup>2</sup> | | | | | | POR to Serial Interface Ready <sup>3</sup> | t <sub>RDY</sub> | | _ | 15 | _ | ms | | Input-to-Output Delay Variation | t <sub>IODELAY</sub> | Different parts and outputs | _ | _ | 1.2 | ns | | Jitter Peaking | J <sub>PK</sub> | 25 MHz input, 25 MHz output, loop bandwidth of 4 Hz | _ | _ | 0.1 | dB | | Jitter Tolerance | J <sub>TOL</sub> | Compliant with G.8262 Options 1&2 | _ | 3180 | _ | UI pk-pk | | | | Carrier Frequency = 10.3125<br>GHz | | | | | | | | Jitter Modulation Frequency = 10 Hz | | | | | | Maximum Phase Transient | tswitch | Single automatic switch be-<br>tween two 2 MHz inputs,<br>DSPLL BW = 400 Hz | <del></del> | 0.2 | 0.3 | ns | | | | Single manual switch between<br>two 2 MHz inputs, DSPLL BW<br>= 400 Hz | _ | 0.2 | 0.25 | ns | | Pull-in Range | ω <sub>P</sub> | | -20 | _ | 20 | ppm | | RMS Jitter Generation <sup>4</sup> | J <sub>GEN</sub> | 12 kHz to 20 MHz | _ | 72 | _ | fs RMS | | $(V_{DD} = 1.8 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, V_{DDA} = 3.3 \text{ V } \pm 5\%, T_{A} = -40 \text{ to } 85 ^{\circ}\text{C})$ | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------|----------------|------|-----|--------|--|--| | Parameter | Symbol | Test Condition | | Тур | Max | Unit | | | | Phase Noise Performance <sup>4</sup> (122.88 MHz Carrier Frequency) | PN | 100 Hz | _ | -118 | _ | dBc/Hz | | | | | | 1 kHz | <del>133</del> | | _ | dBc/Hz | | | | | | 10 kHz | _ | -142 | _ | dBc/Hz | | | | | | 100 kHz | _ | -149 | _ | dBc/Hz | | | | | | 1 MHz | _ | -154 | _ | dBc/Hz | | | | | | 10 MHz | _ | -165 | _ | dBc/Hz | | | | Spur Performance (122.88 MHz Carrier Frequency) | SPUR | From 1 MHz to 30 MHz offset | _ | -95 | _ | dBc | | | - 1. Actual loop bandwidth may be lower; please refer to CBPro for actual value on your frequency plan. - 2. Lock Time can vary significantly depending on several parameters, such as bandwidths, LOL thresholds, etc. For this case, lock time was measured with nominal and fastlock bandwidths, both set to 100 Hz, LOL set/clear thresholds of 3/0.3 ppm respectively, using IN0 as clock reference by removing the reference and enabling it again, then measuring the delta time between the first rising edge of the clock reference and the LOL indicator de-assertion. - 3. Measured as time from valid VDD/VDDA rails (90% of their value) to when the serial interface is ready to respond to commands. - 4. Jitter generation test conditions: fIN=156.25MHz, DSPLL LBW = 40Hz. Jitter integrated from 12 kHz to 20 MHz offset. Does not include jitter from PLL input reference. Table 5.9. I2C Timing Specifications (SCL,SDA) | Parameter | Symbol | Test Condition | Min | Max | Min | Max | Unit | |--------------------------------------------|---------------------|-------------------------|---------------------------|------|-----------------------|-----|------| | | | | Standard Mode<br>100 kbps | | Fast Mode<br>400 kbps | | | | | | | | | | | | | SCL Clock Frequency | f <sub>SCL</sub> | | _ | 100 | _ | 400 | kHz | | SMBus Timeout | _ | When Timeout is Enabled | 25 | 35 | 25 | 35 | ms | | Hold Time (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.0 | _ | 0.6 | _ | μs | | Low Period of the SCL<br>Clock | t <sub>LOW</sub> | | 4.7 | _ | 1.3 | _ | μs | | HIGH Period of the SCL<br>Clock | t <sub>HIGH</sub> | | 4.0 | _ | 0.6 | _ | μs | | Set-up Time for a Repeated START Condition | t <sub>SU:STA</sub> | | 4.7 | _ | 0.6 | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 100 | _ | 100 | _ | ns | | Data Set-up Time | t <sub>SU:DAT</sub> | | 250 | _ | 100 | _ | ns | | Rise Time of Both SDA and SCL Signals | t <sub>r</sub> | | _ | 1000 | 20 | 300 | ns | | Fall Time of Both SDA and SCL Signals | t <sub>f</sub> | | _ | 300 | _ | 300 | ns | | Set-up Time for STOP<br>Condition | tsu:sto | | 4.0 | _ | 0.6 | _ | μs | | Parameter | Symbol | Test Condition | Min | Max | Min | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|------|-----|-----|------| | Bus Free Time between a STOP and START Condition | t <sub>BUF</sub> | | 4.7 | _ | 1.3 | _ | μs | | Data Valid Time | t <sub>VD:DAT</sub> | | _ | 3.45 | _ | 0.9 | μs | | Data Valid Acknowledge<br>Time | t <sub>VD:ACK</sub> | | _ | 3.45 | _ | 0.9 | μs | Figure 5.1. I<sup>2</sup>C Serial Port Timing Standard and Fast Modes Table 5.10. SPI Timing Specifications (4-Wire) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|------------------|-----|-----|-----|------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDO<br>Active | T <sub>D1</sub> | _ | _ | 18 | ns | | Delay Time, SCLK Fall to SDO | T <sub>D2</sub> | _ | _ | 15 | ns | | Delay Time, CSb Rise to SDO<br>Tri-State | T <sub>D3</sub> | _ | _ | 15 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 5 | _ | _ | ns | | Hold Time, SCLK Fall to CSb | T <sub>H1</sub> | 5 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 5 | _ | _ | ns | | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------|-----------------|-----|-----|-----|----------------| | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 2 | _ | _ | T <sub>c</sub> | Figure 5.2. 4-Wire SPI Serial Interface Timing Table 5.11. SPI Timing Specifications (3-Wire) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------|------------------|-----|-----|-----|----------------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDIO Turn-on | T <sub>D1</sub> | _ | _ | 20 | ns | | Delay Time, SCLK Fall to SDIO Next-bit | T <sub>D2</sub> | _ | _ | 15 | ns | | Delay Time, CSb Rise to SDIO Tri-State | T <sub>D3</sub> | _ | _ | 15 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 5 | _ | _ | ns | | Hold Time, SCLK Fall to CSb | T <sub>H1</sub> | 5 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 2 | _ | _ | T <sub>c</sub> | Figure 5.3. 3-Wire SPI Serial Interface Timing Table 5.12. Thermal Characteristics (QFN-64) | Parameter | Symbol | Test Condition1 | Value | Unit | |------------------------|-----------------|-----------------|-------|------| | Thermal Resistance | θ <sub>JA</sub> | Still Air | 22 | °C/W | | Junction to Ambient | | Air Flow 1 m/s | 19.4 | | | | | Air Flow 2 m/s | 18.3 | | | Thermal Resistance | θ <sub>JC</sub> | | 9.5 | | | Junction to Case | | | | | | Thermal Resistance | ӨЈВ | | 9.4 | | | Junction to Board | $\Psi_{JB}$ | | 9.3 | | | Thermal Resistance | $\Psi_{JT}$ | | 0.2 | | | Junction to Top Center | | | | | Table 5.13. Absolute Maximum<sup>1, Electrical Specifications, 2</sup> | Parameter | Symbol | Test Condition | Value | Unit | |-------------------------------------------------------------------|-------------------|------------------------------------------------|-------------|--------| | DC Supply Voltage | VDD | | -0.5 to 3.8 | V | | | VDDA | | -0.5 to 3.8 | V | | | VDDO | | -0.5 to 3.8 | V | | Input Voltage Range | VI1 | INO – IN3 | -1.0 to 3.8 | V | | | VI2 | IN_SEL[1:0], RSTb, PDNb,<br>OEb, I2C_SEL, SYNC | -0.5 to 3.8 | V | | | | SDA/SDIO, A1/SDO, SCLK,<br>A0/CSb | | | | | VI3 | XA/XB | -0.5 to 2.7 | V | | Latch-up Tolerance | LU | | JESD78 Com | pliant | | ESD Tolerance | НВМ | 100 pF, 1.5 kΩ | 2.0 | kV | | Junction Temperature | T <sub>JCT</sub> | | -55 to 125 | °C | | Storage Temperature Range | T <sub>STG</sub> | | -55 to +150 | °C | | Soldering Temperature | T <sub>PEAK</sub> | | 260 | °C | | (Pb-free profile) <sup>2</sup> | | | | | | Soldering Temperature Time at TPEAK(Pb-free profile) <sup>3</sup> | T <sub>P</sub> | | 20–40 | sec | <sup>1.</sup> Based on PCB Dimension: 3" x 4.5", PCB Thickness: 1.6 mm, PCB Land/Via under GNP pad: 36, Number of Cu Layers: 4 | Parameter | Symbol | Test Condition | Value | Unit | |-----------|--------|----------------|-------|------| | | | | | | - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. For detailed MSL and packaging information, go to RoHS Information. - 3. The device is compliant with JEDEC J-STD-020. # 6. Typical Application Schematic Figure 6.1. Application Block Diagram of $\mu BTS$ # 7. Detailed Block Diagrams Figure 7.1. Si5381/82 Block Diagram ### 8. Typical Operating Characteristics The phase noise plots below were taken under the following conditions: $V_{DD}$ = 1.8 V; $V_{DDA}$ = 3.3 V; $V_{DDS}$ = 3.3 V, 1.8 V; OLBW = 40Hz; $T_a$ = 25 °C. Figure 8.1. $f_{IN} = 156.25 \text{ MHz}$ , $f_{OUT} = 122.88 \text{ MHz}$ Figure 8.2. $f_{IN} = 156.25 \text{ MHz}$ , $f_{OUT} = 156.25 \text{ MHz}$ Figure 8.3. $f_{IN}$ = 322.265625 MHz, $f_{OUT}$ = 322.265625 MHz # 9. Pin Descriptions # **Top View** Table 9.1. Si5381/82 Pin Descriptions | Pin Number | Pin | Function | |------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Type <sup>1</sup> | | | | | ' | | 63 | I | Clock Inputs. These pins accept | | 64 | I | an input clock for synchronizing the device. They support both | | 1 | I | differential and single-ended clock signals. Refer to section | | 2 | I | 3.6 Inputs (IN0, IN1, IN2, IN3) | | 14 | I | for input termination options. These pins are high-impedance | | 15 | I | and must be terminated externally, when being used. The negative side of the differential input must be ac-grounded when accepting a single-ended clock. Unused inputs may be left unconnected. | | 61 | I | Clock Input 3/External Feed- | | 62 | ı | back Input. By default, these pins are used as the 4th clock input (IN3/IN3). They can also be used as the external feedback input (FB_IN/FB_IN) for the optional zero delay mode. See section 3.6.1 Manual Input Switching (IN0, IN1, IN2, IN3) for details on the optional zero delay mode. | | | 63<br>64<br>1<br>2<br>14<br>15 | 63 I I I I I I I I I I I I I I I I I I I | | Pin | Pin Number | Pin | Function | |------------------|------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | | Type <sup>1</sup> | | | OUT0A | 21 | 0 | Output Clocks. These output | | OUT0Ab | 20 | 0 | clocks support a programmable signal swing and common mode | | OUT0 | 24 | 0 | voltage. Desired output signal format is configurable using reg- | | OUT0b | 23 | 0 | ister control. Termination rec- | | OUT1 | 28 | 0 | ommendations are provided in section 3.8.3 Output Termina- | | OUT1b | 27 | 0 | tions and section . Unused outputs should be left unconnec- | | OUT2 | 31 | 0 | ted. | | OUT2b | 30 | 0 | | | OUT3 | 35 | 0 | | | OUT3b | 34 | 0 | | | OUT4 | 38 | 0 | | | OUT4b | 37 | 0 | | | OUT5 | 42 | 0 | | | OUT5b | 41 | 0 | | | OUT6 | 45 | 0 | | | OUT6b | 44 | 0 | | | OUT7 | 51 | 0 | | | OUT7b | 50 | 0 | | | OUT8 | 54 | 0 | | | OUT8b | 53 | 0 | | | OUT9 | 56 | 0 | | | OUT9b | 55 | 0 | | | OUT9A | 59 | 0 | | | OUT9Ab | 58 | 0 | | | Serial Interface | | | | | I2C_SEL | 39 | I | I2C Select. This pin selects the serial interface mode as I2C (I2C_SEL = 1) or SPI (I2C_SEL = 0). This pin is internally pulled high. | | SDA/SDIO | 18 | I/O | Serial Data Interface. This is the bidirectional data pin (SDA) for the I2C mode, the bidirectional data pin (SDIO) in the 3-wire SPI mode, or the input data pin (SDI) in 4-wire SPI mode. When in I2C mode, this pin must be pulled-up using an external resistor of at least 1 kW. No pull-up resistor is needed when in SPI mode. This pin is 3.3 V tolerant. | | Pin<br>Name | Pin Number | Pin<br>Type <sup>1</sup> | Function | |----------------|------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1/SDO | 17 | I/O | Address Select 1/Serial Data<br>Output. In I2C mode this pin<br>functions as the A1 address<br>input pin. In 4-wire SPI mode,<br>this is the serial data output<br>(SDO) pin. This pin is 3.3 V<br>tolerant. | | SCLK | 16 | I | Serial Clock Input. This pin functions as the serial clock input for both I2C and SPI modes. When in I2C mode, this pin must be pulled-up using an external resistor of at least 1 kW. No pull-up resistor is needed when in SPI mode. This pin is 3.3 V tolerant. | | A0/CSb | 19 | I | Address Select 0/Chip Select. This pin functions as the hardware controlled address A0 in I2C mode. In SPI mode, this pin functions as the chip select input (active low). This pin is internally pulled-up. This pin is 3.3 V tolerant. | | Control/Status | | | | | INTRb | 12 | 0 | Interrupt <sup>2</sup> . This pin is asserted low when a change in device status has occurred. This pin must be pulled-up using an external resistor of at least 1 kW. It should be left unconnected when not in use. | | PDNb | 5 | I | Power Down <sup>2</sup> . The device enters into a low power mode when this pin is pulled low. This pin is internally pulled-up. This pin is 3.3 V tolerant. It can be left unconnected when not in use. | | RSTb | 6 | I | Device Reset. <sup>2</sup> Active low input that performs power-on reset (POR) of the device. Resets all internal logic to a known state and forces the device registers to their default values. Clock outputs are disabled during reset. This pin is internally pulledup. This pin is 3.3 V tolerant. | | OEb | 11 | l | Output Enable <sup>2</sup> . This pin disables all outputs when held high. This pin is internally pulled low and can be left unconnected when not in use. This pin is 3.3 V tolerant. | | Pin | Pin Number | Pin | Function | |---------|------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | | Type <sup>1</sup> | | | LOLb | 47 | 0 | Loss Of Lock <sup>2</sup> . This output pin indicates when the DSPLL is locked (high) or out-of-lock (low). It can be left unconnected when not in use. | | SYNC | 48 | I | Output Clock Synchronization <sup>2</sup> . An active low signal on this pin resets the output dividers for the purpose of re-aligning the output clocks. This pin is internally pulled-up and can be left unconnected when not in use. | | IN_SEL0 | 3 | I | Input Reference Select <sup>2</sup> . The | | IN_SEL1 | 4 | I | IN_SEL[1:0] pins are used in manual pin controlled mode to select the active clock input as shown in Table 3.2 Manual Input Selection Using IN_SEL[1:0] Pins on page 12 | | XA | 8 | I | Oscillator input. Single-ended | | ХВ | 9 | I | input must be connected to the XA pin, with the XB pin appropriately terminated. | | RSVD | 7 | NC | Reserved. Leave disconnected. | | | 10 | NC | | | | 25 | NC | | | Power | | | | | VDD | 32 | Р | Core Supply Voltage. The device operates from a 1.8 V sup- | | VDD | 46 | Р | ply. A 1 uF bypass capacitor | | VDD | 60 | Р | should be placed very close to each pin. | | VDDA | 13 | Р | Core Supply Voltage 3.3 V. This core supply pin requires a 3.3 V power source. A 1 uF bypass capacitor should be placed very close to this pin. | | Pin | Pin Number | Pin | Function | |---------|------------|-------------------|------------------------------------------------------------------------------------------------| | Name | | Type <sup>1</sup> | | | VDD00 | 22 | Р | Output Clock Supply Voltage. | | VDDO1 | 26 | Р | Supply voltage (3.3 V, 2.5 V, 1.8 V) for OUTn, OUTn outputs. | | VDDO2 | 29 | Р | Note that VDDO0 supplies power to OUT0 and OUT0A; | | VDDO3 | 33 | Р | VDDO9 supplies power to OUT9 and OUT9A. Leave | | VDDO4 | 36 | Р | VDDO pins of unused output | | VDDO5 | 40 | Р | drivers unconnected. An alternative option is to connect the | | VDDO6 | 43 | Р | VDDO pin to a power supply and disable the output driver to | | VDD07 | 49 | Р | minimize current consumption. | | VDDO8 | 52 | Р | | | VDDO9 | 57 | Р | | | GND PAD | | Р | Ground Pad. This pad provides connection to ground and must be connected for proper operation. | <sup>1.</sup> I = Input, O = Output, P = Power <sup>2.</sup> The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation. # 10. Package Outlines ## 10.1 Si5381/82 9x9 mm 64-QFN Package Diagram Figure 10.1. Si5381/82 9x9 mm 64-QFN Package Diagram **Table 10.1. Package Diagram Dimensions** | Dimension | MIN | NOM | MAX | |-----------|----------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 9.00 BSC | | | D2 | 5.10 | 5.20 | 5.30 | | е | 0.50 BSC | | | | E | 9.00 BSC | | | | E2 | 5.10 | 5.20 | 5.30 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.15 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 11. PCB Land Pattern The following figure illustrates the PCB land pattern details for the devices. The table lists the values for the dimensions shown in the illustration. Figure 11.1. PCB Land Pattern **Table 11.1. PCB Land Pattern Dimensions** | Dimension | Si5381/82 (Max) | |-----------|-----------------| | C1 | 8.6 | | C2 | 8.6 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.50 | | X2 | 5.5 | | Y2 | 5.5 | ## Notes: #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition is calculated based on a fabrication Allowance of 0.05 mm. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. ### Stencil Design - 1. A stainless steel, laser-cut and electropolished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 4. A 2x2 array of 0.65mm square openings on a 0.90mm pitch should be used for the center ground pad. ### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 12. Top Marking Figure 12.1. Si5381/82 Top Marking Table 12.1. Top Marking Explanation | Line | Characters | Description | |------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Si538fg- | Base part number and Device Grade for Any-frequency, Any-output, Jitter Cleaning Clock: f = 1, Quad DSPLL Clock f = 2, Dual DSPLL Clock g = A (External XO) | | 2 | Rxxxxx-GM | R = Product revision. (Refer to 2. Ordering Guide for latest revision). xxxxx = Customer specific NVM sequence number. Optional NVM code assigned for custom, factory pre-programmed devices. Characters are not included for standard, factory default configured devices. See 2. Ordering Guide for more information. -GM = Package (QFN) and temperature range (–40 to +85 °C) | | 3 | YYWWTTTTT | YYWW = Characters correspond to the year (YY) and work week (WW) of package assembly. TTTTTT = Manufacturing trace code. | | 4 | Circle w/ 1.6 mm (64-QFN) diameter | Pin 1 indicator; left-justified | | | e4 | Pb-free symbol; Center-Justified | | | TW | TW = Taiwan; Country of Origin (ISO Abbreviation) | # 13. Device Errata Log in or register at https://www.silabs.com/support/resources.ct-errata.p-timing\_clocks to access the device errata document. # 14. Document Change List ### 14.1 Revision 0.96 April, 2019 - Tightened Output-Out Skew (different MultiSynths) specifications. - · Added Input-Output Delay Variation specifications. ### 14.2 Revision 0.95 September, 2018 • Reorganized and rewritten to address updates that are focused on the ultra-high performance wireless jitter attenuator feature for optimized wireless BBU (Baseband Unit) and DU (Distribution Unit) applications. ### 14.3 Revision 0.9 September, 2017 · Initial release. www.silabs.com/CBPro community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p #### Trademark Information Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labse®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, Gecko OS, Gecko OS Studio, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA