NOLOGY 4-Channel PMBus Power System Manager Featuring Accurate Input Current and Energy Measurement ### **FEATURES** - Sequence, Trim, Margin and Supervise Four Power Supplies - Manage Faults, Monitor Telemetry and Create Fault Logs - PMBus™ Compliant Command Set - Supported by LTpowerPlay™ GUI - Margin or Trim Supplies to Within 0.25% of Target - Monitor Input Current (±1%) and Accumulate Energy - Fast OV/UV and OC Supervisors Per Channel - Coordinate Sequencing and Fault Management Across Multiple LTC PSM Devices - Automatic Fault Logging to Internal EEPROM - Operate Autonomously Without Additional Software - External Temperature and Input Voltage Supervisors - Accurate Monitoring of Four Output Voltages, Four Output Currents, Four External Temperatures, Input Voltage and Current, and Internal Die Temperature - I<sup>2</sup>C/SMBus Serial Interface - Can Be Powered from 3.3V. or 4.5V to 15V - Pin-Compatible to the LTC2974 - Available in 64-Lead 9mm × 9mm QFN Package ## **APPLICATIONS** - Computers and Network Servers - Industrial Test and Measurement - High Reliability Systems - Video and Medical Imaging ## DESCRIPTION The LTC®2975 is a 4-channel Power System Manager used to sequence, trim (servo), margin, supervise, manage faults, provide telemetry and create fault logs. PMBus commands support power supply sequencing, precision point-of-load voltage adjustment and margining. DACs use a proprietary soft-connect algorithm to minimize supply disturbances. Supervisory functions include over and under current, voltage and temperature threshold limits for four power supply output channels as well as over and under voltage threshold limits for a single power supply input channel. Programmable fault responses can disable the power supplies with optional retry after a fault is detected. Faults that disable a power supply can automatically trigger black box EEPROM storage of fault status and associated telemetry. An internal 16-bit ADC monitors four output voltages, four output currents, four external temperatures, input voltage and current, and die temperature. Input power, energy, and output power is also calculated. A programmable watchdog timer monitors microprocessor activity for a stalled condition and resets the microprocessor if necessary. A single wire bus synchronizes power supplies across multiple LTC Power System Management (PSM) devices. Configuration EEPROM supports autonomous operation without additional software. **Δ7**, LT, LTC, LTM, Linear Technology, the Linear logo, μModule and PolyPhase are registered trademarks and LTpowerPlay is a trademark of Linear Technology Corporation. PMBus is a trademark of SMIF, Inc. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 7382303, 7420359 and 8648623. ## TYPICAL APPLICATION 4-Channel PMBus Power System Manager with Input Energy Metering #### **Power Measurement Error** / LINEAR # LTC2975 ## TABLE OF CONTENTS | Features | | |------------------------------------------------------------------------------------|----------| | Applications | | | Typical Application | | | Description | | | Absolute Maximum Ratings | | | Order Information | | | Pin Configuration | | | Electrical Characteristics | | | PMBus Timing Diagram | | | Typical Performance Characteristics | | | Pin Functions | | | Block Diagram | | | Operation | | | LTC2975 Operation Overview | | | EEPROM | | | AUXFAULTB | | | RESETB | | | PMBus Serial Digital Interface | | | PMBus | | | Device Address | | | Processing Commands | | | PMBUS Command Summary | | | PMBus Command Description | | | Addressing and Write Protect | | | PAGE | | | WRITE_PROTECT | | | WRITE-PROTECT Pin | | | MFR_PAGE_FF_MASK | 30 | | MFR_I2C_BASE_ADDRESS | | | MFR_COMMAND_PLUS | | | MFR_DATA_PLUSO and MFR_DATA_PLUS1 | | | MFR_STATUS_PLUSO, and MFR_STATUS_PLUS1 | | | Reading Fault Log Using Command Plus and Mfr_data_plus0 | 32 | | Reading Energy Using MFR_COMMAND_PLUS and | 00 | | MFR_DATA_PLUS0 | | | Peek Operation Using Mfr_data_plus0<br>Enabling and Disabling Poke Operations | | | | | | Poke Operation Using Mfr_data_plus0<br>On/Off Control, Margining and Configuration | ৩৩<br>৩४ | | OPERATION | | | Command Plus Operations Using Mfr_data_plus1 | | | ON OFF CONFIG | | | MFR_CONFIG_LTC2975 | | | Cascade Sequence ON with Time-Based Sequence OFF | | | MFR_CONFIG2_LTC2975 | | | MFR_CONFIG3_LTC2975 | | | Tracking Supplies On and Off | | | Tracking Implementation | | | MFR_CONFIG_ALL_LTC2975 | | | Programming User EEPROM Space | | | STORE_USER_ALL and RESTORE_USER_ALL | 45 | | Bulk Programming the User EEPROM Space | | | MFR_EE_UNLOCK | | | MFR_EE_ERASE | | | MFR_EE_DATA | | | Response When Part Is Busy | | | · | | | WITH_EE Elase and Wille Flogramming Time | 41 | |------------------------------------------------------|------------| | Input Voltage Commands and Limits | 47 | | VIN_ON, VIN_OFF, VIN_OV_FAULT_LIMIT, | | | VIN_OV_WARN_LIMIT, VIN_UV_WARN_LIMIT and | | | VIN_UV_FAULT_LIMIT | 47 | | INPUT Current and ENERGY | 48 | | Energy Measurement and Reporting | 48 | | MFR_EIN | | | MFR_EIN_CONFIG | | | MFR_IIN_CAL_GAIN | | | MFR_IIN_CAL_GAIN_TC | | | Output Voltage Commands and Limits | | | VOUT_MODE | | | VOUT_COMMAND, VOUT_MAX, VOUT_MARGIN_HIGH, | 01 | | VOUT_MARGIN_LOW, VOUT_OV_FAULT_LIMIT, | | | VOUT_OV_WARN_LIMIT, VOUT_UV_WARN_LIMIT, | | | VOUT_UV_FAULT_LIMIT, VOUT_UV_FAULT_LIMIT, | | | | <b>E</b> 1 | | POWER_GOOD_OFF<br>MFR_VOUT_DISCHARGE_THRESHOLD | D1 | | | | | MFR_DAC | | | Output Current Commands and Limits | | | IOUT_CAL_GAIN | 52 | | IOUT_OC_FAULT_LIMIT, IOUT_OC_WARN_LIMIT and | | | IOUT_UC_FAULT_LIMIT | | | MFR_IOUT_CAL_GAIN_TC | | | External Temperature Commands and Limits | 53 | | OT_FAULT_LIMIT, OT_WARN_LIMIT, UT_WARN_LIMIT and | | | UT_FAULT_LIMIT | | | MFR_TEMP_1_GAIN and MFR_TEMP_1_OFFSET | 54 | | MFR_T_SELF_HEAT, MFR_IOUT_CAL_GAIN_TAU_INV and | | | MFR_IOUT_CAL_GAIN_THETA | | | Sequencing Timing Limits and Clock Sharing | 56 | | TON_DELAY, TON_RISE, TON_MAX_FAULT_LIMIT and | | | TOFF_DELAY | | | MFR_RESTART_DELAY | | | Clock Sharing | | | Watchdog Timer and Power Good | 57 | | MFR_PWRGD_EN | | | MFR_POWERGOOD_ASSERTION_DELAY | 58 | | Watchdog Operation | 58 | | MFR_WATCHDOG_T_FIRST and MFR_WATCHDOG_T | | | Fault Responses | 59 | | Clearing Latched Faults | 59 | | VOUT_OV_FAULT_RESPONSE and | | | VOUT_UV_FAULT_RESPONSE | 59 | | IOUT OC FAULT RESPONSE and | | | IOUT_UC_FAULT_RESPONSE | 60 | | OT_FAULT_RESPONSE, UT_FAULT_RESPONSE, | | | VIN_OV_FAULT_RESPONSE and VIN_UV_FAULT_RESPONSE | 61 | | TON_MAX_FAULT_RESPONSE | | | MFR_RETRY_DELAY | | | MFR_RETRY_COUNT | | | Shared External Faults | | | MFR_FAULTBO_PROPAGATE and | -0 | | MFR_FAULTB1_PROPAGATE | 6.3 | | MFR_FAULTB0_RESPONSE and MFR_FAULTB1_RESPONSE. | | | WITE TACE BO TIEST ONCE AND WITE TACE DI TIEST ONCE. | J | 2975f ## TABLE OF CONTENTS | Fault Warning and Status | | |------------------------------------------------|------| | CLEAR_FAULTS | | | STATUS_BYTE | | | STATUS_WORD | . 65 | | STATUS_VOUT | | | STATUS_IOUT | . 66 | | STATUS_INPUT | . 66 | | STATUS_TEMPERATURE | . 67 | | STATUS_CML | . 67 | | STATUS_MFR_SPECIFIC | . 68 | | MFR_PADS | | | MFR_COMMON | | | Telemetry | | | READ_VIN | | | READ_IIN | | | READ_PIN | | | READ_VOUT | | | READ_IOUT | | | MFR_IIN_PEAK | | | MFR_IIN_MIN | | | MFR_PIN_PEAK | | | MFR_PIN_MIN | | | READ TEMPERATURE 1 | . 71 | | READ_TEMPERATURE_2 | . 71 | | READ_POUT | . 71 | | MFR_READ_IOUT | | | MFR_IOUT_SENSE_VOLTAGE | | | MFR_VIN_PEAK | | | MFR_VOUT_PEAK | | | MFR_IOUT_PEAK | | | MFR_TEMPERATURE_1_PEAK | . 73 | | MFR_VIN_MIN | . 73 | | MFR_VOUT_MIN | . 73 | | MFR_IOUT_MIN | . 73 | | MFR_TEMPERATURE_1_MIN | . 74 | | Fault Logging | | | Fault Log Operation | . 74 | | MFR_FAULT_LOG_STORE | . 74 | | MFR_FAULT_LOG_RESTORE | . 74 | | MFR_FAULT_LOG_CLEAR | . 75 | | MFR_FAULT_LOG_STATUS | . 75 | | MFR_FAULT_LOG | | | MFR_FAULT_LOG Read Example | | | Identification/Information | . 82 | | CAPABILITY | . 83 | | PMBus_REVISION | | | MFR_SPECIAL_ID | | | MFR_SPECIAL_LOT | | | User Scratchpad | . 83 | | USER_DATA_00, USER_DATA_01, USER_DATA_02, | | | USER_DATA_03, USER_DATA_04, MFR_LTC_RESERVED_1 | | | and MFR_LTC_RESERVED_2 | | | olications Information | | | Overview | | | Powering the LTC2975 | | | Setting Command Register Values | . 84 | | | | | MEASURING INPUT CURRENT | 84 | |----------------------------------------------------------------------|----------------------| | MEASURING INPUT VOLTAGE | | | MEASURING INPUT POWER | | | Measuring INPUT ENERGY | | | Sequence, Servo, Margin and Restart Operations | | | Command Units On or Off | | | On Sequencing | 87 | | On State Operation | | | Servo Modes | | | DAC Modes | | | Margining | | | Off Sequencing | 88 | | V <sub>OUT</sub> Off Threshold Voltage | 88 | | Automatic Restart via MFR_RESTART_DELAY Command a | | | CONTROL Pin | | | Fault Management | 89 | | Output Overvoltage, Undervoltage, Overcurrent and | | | Undercurrent Faults | | | Output Overvoltage, Undervoltage, and Overcurrent Warnin | | | Configuring the AUXFAULTB Output | | | Multi-Channel Fault Management | | | Interconnect Between Multiple LTC POWER MANAGERS | | | Application Circuits | 91 | | Trimming and Margining DC/DC Converters with | | | External Feedback Resistors | | | Four-Step Resistor Selection Procedure for DC/DC Convert | | | with External Feedback Resistors | | | Trimming and Margining DC/DC Converters with a TRIM Pi | 193 | | Two-Step Resistor and DAC Full-Scale Voltage Selection | 0.4 | | Procedure for DC/DC Converters with a TRIM Pin | | | Measuring Output with a Sense Resistor | | | Measuring Output with Inductor DCR | | | Single Phase Design Example | | | Measuring Multiphase Currents | | | Multiphase Design Example | | | Anti-aliasing Filter Considerations | | | Sensing Negative Voltages | 96 | | Connecting the USB to I <sup>2</sup> C/SMBus/PMBus Controller to the | | | LTC2975 in System | | | Accurate DCR Temperature Compensation | | | LTpowerPlay: An Interactive GUI for Power Managers | | | PCB Assembly and Layout Suggestions | | | Bypass Capacitor Placement | | | Exposed Pad Stencil Design | | | PCB Board Layout<br>Unused ADC Sense Inputs | | | Design Checklist | | | | | | Output Enables | | | V <sub>IN</sub> Sense | | | Input Current Sense | | | Logic Signals | | | Floating Inputs | | | Package Description | 102<br><b>102</b> | | Typical Application | . 103<br>10 <i>1</i> | | Related Parts | | | riolatou i alto | 04 | ## **ABSOLUTE MAXIMUM RATINGS** #### (Notes 1, 2) | (Notes 1, 2) | | |--------------------------------------------------------------------|---------------| | Supply Voltages: | | | V <sub>PWR</sub> | 0.3V to 15V | | V <sub>DD33</sub> | | | V <sub>DD25</sub> | | | Digital Input/Output Voltages: | | | ALERTB, SDA, SCL, CONTROLO, CON | NTROL1, | | CONTROL2, CONTROL3 | 0.3V to 3.6V | | PWRGD, SHARE_CLK, WDI/RESETB | , | | WP, FAULTB0, FAULTB1 | 0.3V to 3.6V | | ASEL0, ASEL1 | | | Analog Voltages: | | | REFP | 0.3V to 1.35V | | REFM | | | V <sub>IN_SNS</sub> , V <sub>IN_SNS_CAP</sub> | 0.3V to 15V | | I <sub>IN_SNSP</sub> , I <sub>IN_SNSM</sub> to V <sub>IN_SNS</sub> | 0.3V to 0.3V | | V <sub>SENSEP[3:0]</sub> | | | Vsensem[3:0] | 0.3V to 6V | | ISENSEP[3:0] | | | ISENSEM[3:0] | 0.3V to 6V | | V <sub>OUT_EN[3:0]</sub> , AUXFAULTB | 0.3V to 15V | | V <sub>DAC</sub> [3:0] | 0.3V to 6V | | T <sub>SENSE[3:0]</sub> | 0.3V to 3.6V | | IIN_SNSP, IIN_SNSM······ | 0.3V to 15V | | Operating Junction Temperature Range | • | | LTC2975C | 0°C to 70°C | | LTC2975I | | | Storage Temperature Range | | | Maximum Junction Temperature | | <sup>\*</sup>See OPERATION section for detailed EEPROM derating information for junction temperatures in excess of 105°C. ## PIN CONFIGURATION # ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | JUNCTION TEMPERATURE RANGE | |------------------|------------------|---------------|---------------------------------|----------------------------| | LTC2975CUP#PBF | LTC2975CUP#TRPBF | LTC2975UP | 64-Lead (9mm × 9mm) Plastic QFN | 0°C to 70°C | | LTC2975IUP#PBF | LTC2975IUP#TRPBF | LTC2975UP | 64-Lead (9mm × 9mm) Plastic QFN | -40°C to 105°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ LINEAR TECHNOLOGY **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>J</sub> = 25°C. V<sub>PWR</sub> = V<sub>IN\_SNS</sub> = 12V, V<sub>DD33</sub>, V<sub>DD25</sub>, REFP and REFM pins floating, unless otherwise indicated. C<sub>VDD33</sub> = 100nF, C<sub>VDD25</sub> = 100nF, C<sub>VIN\_SNS\_CAP</sub> = 10nF and C<sub>REF</sub> = 100nF. | 0.// | | ACUDITIONS | | | | | | |-------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------|-------|-------------------------|-------|----------------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | | Characteristics | Tu 50 11 40 1 0 | | | | | | | V <sub>PWR</sub> | V <sub>PWR</sub> Supply Input Operating Range | V <sub>DD33</sub> Floating (Note 2) | • | 4.5 | | 15 | V | | I <sub>PWR</sub> | V <sub>PWR</sub> Supply Current | 4.5V ≤ V <sub>PWR</sub> ≤ 15V, V <sub>DD33</sub> Floating (Note 2) | • | | 10 | 13 | mA. | | I <sub>VDD33</sub> | V <sub>DD33</sub> Supply Current | $3.13V \le V_{DD33} \le 3.47V, V_{PWR} = V_{DD33}$ | • | | 10 | 13 | mA | | $V_{UVLO\_VDD33}$ | V <sub>DD33</sub> Undervoltage Lockout | $V_{DD33}$ Ramping Up, $V_{PWR} = V_{DD33}$ | • | 2.25 | 2.55 | 2.8 | V | | | V <sub>DD33</sub> Undervoltage Lockout<br>Hysteresis | | | | 120 | | mV | | $V_{DD33}$ | Supply Input Operating Range | $V_{PWR} = V_{DD33}$ | • | 3.13 | | 3.47 | V | | | Regulator Output Voltage | $4.5V \le V_{PWR} \le 15V$ | • | 3.13 | 3.26 | 3.47 | V | | | Regulator Output Short-Circuit<br>Current | $V_{PWR} = 4.5V, V_{DD33} = 0V$ | • | 50 | 90 | 140 | mA | | $V_{DD25}$ | Regulator Output Voltage | $3.13V \le V_{DD33} \le 3.47V$ | • | 2.35 | 2.5 | 2.6 | V | | | Regulator Output Short-Circuit<br>Current | V <sub>PWR</sub> = V <sub>DD33</sub> = 3.47V, V <sub>DD25</sub> = 0V | • | 30 | 55 | 80 | mA | | t <sub>INIT</sub> | Initialization Time | Time from V <sub>IN</sub> applied until the TON_DELAY timer starts | | | 30 | | ms | | Voltage Refe | ence Characteristics | | | | | | | | $V_{REF}$ | Output Voltage | $V_{REF} = V_{REFP} - V_{REFM}$ , $0 < I_{REFP} < 100 \mu A$ | • | 1.220 | 1.232 | 1.244 | V | | | Temperature Coefficient | | | | 3 | | ppm/°C | | | Hysteresis | (Note 3) | | | 100 | | ppm | | ADC Characte | ristics | | | | , | | | | V <sub>IN_ADC</sub> | Voltage Sense Input Range | Differential Voltage: VIN_ADC = (VSENSEPn - VSENSEMn) | • | 0 | | 6 | V | | | | Single-Ended Voltage: V <sub>SENSEM</sub> | | -0.1 | | 0.1 | V | | | Current Sense Input Range | Single-Ended Voltage: I <sub>SENSEM</sub> , I <sub>SENSEM</sub> | | -0.1 | | 6 | V | | | ourrent ourse input riange | Differential Current Sense Voltage: | | -170 | | 170 | mV | | | | $V_{\text{IN\_ADC}} = (I_{\text{SENSEP}} - I_{\text{SENSEM}})$ | | -170 | | 170 | IIIV | | N_ADC | Voltage Sense Resolution | $0V \le V_{\text{IN}}$ ADC $\le 6V$ , READ_VOUT | | | 122 | | μV/LSB | | | Current Sense Resolution with IOUT_CAL_GAIN = $1\Omega$ | $0mV \le V_{IN\_ADC} < 16mV \text{ (Note 4)}$<br>$16mV \le V_{IN\_ADC} < 32mV$<br>$32mV \le V_{IN\_ADC} < 63.9mV$ | | | 15.625<br>31.25<br>62.5 | | μΑ/LSB<br>μΑ/LSB<br>μΑ/LSB | | | | $63.9 \text{mV} \le V_{\text{IN\_ADC}} < 127.9 \text{mV}$<br>$ 127.9 \text{mV} \le V_{\text{IN\_ADC}} $ | | | 125<br>250 | | μΑ/LSB<br>μΑ/LSB | | TUE_ADC_ | Total Unadjusted Error | Voltage Sense Inputs $V_{IN\_ADC} \ge 1V$ | • | | | ±0.25 | % of Reading | | VOLT_SNS | | Voltage Sense Inputs $0 \le V_{IN\_ADC} \le 1V$ | • | | | ±2.5 | mV | | TUE_ADC_ | Total Unadjusted Error | Current Sense Inputs $20\text{mV} \le V_{\text{IN\_ADC}} \le 170\text{mV}$ | • | | | ±0.3 | % of Reading | | CURR_SNS | | Current Sense Inputs $ V_{IN\_ADC} \le 20 \text{mV}$ | • | | | ±60 | μV | | V <sub>OS_ADC</sub> | Offset Error | I <sub>SENSEP</sub> , and I <sub>SENSEM</sub> , Inputs, V <sub>OS</sub> • IOUT_CAL_<br>GAIN, IOUT_CAL_GAIN = 1000mΩ | • | | | ±35 | μV | | t <sub>CONV_ADC</sub> | Conversion Time | V <sub>SENSEPn</sub> , V <sub>SENSEMn</sub> , V <sub>IN_SNS</sub> Inputs (Note 5) | | | 6.15 | | ms | | | | I <sub>SENSEP</sub> , and I <sub>SENSEM</sub> , Inputs (Note 5) | | | 24.6 | | ms | | | | Internal Temperature<br>(READ_TEMPERATURE_2) (Note 5) | | | 24.6 | | ms | | t <sub>UPDATE_ADC</sub> | Update Time | Note 5, Mfr_ein_config_hd = 0 | | | 190 | | ms | | | | Note 5, Mfr_ein_config_hd = 1 | $\Box$ | | 500 | | ms | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_J = 25^{\circ}C$ . $V_{PWR} = V_{IN\_SNS} = 12V$ , $V_{DD33}$ , $V_{DD25}$ , REFP and REFM pins floating, unless otherwise indicated. $C_{VDD33} = 100$ nF, $C_{VDD25} = 100$ nF, $C_{VIN\_SNS\_CAP} = 10$ nF and $C_{REF} = 100$ nF. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------|------------------------------------------|------------------------------------------------------------------------------------------------|------|------------|--------------|--------------|--------------| | f <sub>IN_ADC</sub> | Input Sampling Frequency | | | | 62.5 | | kHz | | Sense Input ( | Current Characteristics (Note 12) | | | | | | | | I <sub>IN_VSENSE</sub> | Input Current | V <sub>SENSEP</sub> , and V <sub>SENSEM</sub> , Inputs | • | | | ±15 | μА | | | Differential Input Current | $V_{SENSEPn}$ and $V_{SENSEMn}$ Inputs, $V_{IN\_DIFF} = 6V$ | • | | | ±30 | μА | | I <sub>IN_ISENSE</sub> | Input Current | I <sub>SENSEP</sub> , and I <sub>SENSEM</sub> , Inputs | • | | | ±3 | μА | | | Differential Input Current | $I_{SENSEP}$ and $I_{SENSEM}$ Inputs, $ V_{IN\_DIFF} = 0.17V$ | • | | | ±5 | μА | | DAC Output C | Characteristics | | | | | | | | N_V <sub>DAC</sub> | Resolution | | | | 10 | | Bits | | V <sub>FS_VDAC</sub> | Full-Scale Output Voltage (Programmable) | DAC Code = 0x3FF Buffer Gain Setting_0<br>DAC Polarity = 1 Buffer Gain Setting_1 | • | 1.3<br>2.5 | 1.38<br>2.65 | 1.44<br>2.77 | V | | INL_V <sub>DAC</sub> | Integral Nonlinearity | (Note 6) | • | | | ±2 | LSB | | DNL_V <sub>DAC</sub> | Differential Nonlinearity | (Note 6) | • | | | ±2.4 | LSB | | V <sub>OS_VDAC</sub> | Offset Voltage | (Note 6) | • | | | ±15 | mV | | $\overline{V_{DAC}}$ | Load Regulation | $V_{DACn} = 2.65V$ , $I_{VDACn}$ Sourcing = 2mA | | | 100 | | ppm/mA | | | | $V_{DACn} = 0.1V$ , $I_{VDACn}$ Sinking = 2mA | | | 100 | | ppm/mA | | | PSRR | DC: $3.13V \le V_{DD33} \le 3.47V$ , $V_{PWR} = V_{DD33}$ | | | 60 | | dB | | | Leakage Current | $V_{DACn}$ Hi-Z, $0V \le V_{DACn} \le 6V$ | • | | | ±100 | nA | | | Short-Circuit Current Low | V <sub>DAC</sub> , Shorted to GND | • | -12 | | -4 | mA | | | Short-Circuit Current High | V <sub>DACn</sub> Shorted to V <sub>DD33</sub> | • | 4 | | 12 | mA | | C <sub>OUT</sub> | Output Capacitance | V <sub>DAC</sub> , Hi-Z | | | 10 | | pF | | t <sub>S_VDAC</sub> | DAC Output Update Rate | Fast Servo Mode | | | 250 | | μs | | Voltage Supe | rvisor Characteristics | | | | | | | | V <sub>IN_VS</sub> | Input Voltage Range<br>(Programmable) | $V_{IN\_VS} = (V_{SENSEP}n \mid Low Resolution Mode \\ -V_{SENSEM}n) \mid Low Resolution Mode$ | • | 0<br>0 | | 6<br>3.8 | V | | | | Single-Ended Voltage: V <sub>SENSEM</sub> n | • | -0.1 | | 0.1 | V | | N_VS | Voltage Sensing Resolution | 0V to 3.8V Range: High Resolution Mode | | | 4 | | mV/LSB | | | | 0V to 6V Range: Low Resolution Mode | | | 8 | | mV/LSB | | TUE_VS | Total Unadjusted Error | $2V \le V_{IN\_VS} \le 6V$ , Low Resolution Mode | • | | | ±1.25 | % of Reading | | | | $1.5V < V_{IN\_VS} \le 3.8V$ , High Resolution Mode | • | | | ±1.0 | % of Reading | | | | $0.8V \le V_{IN\_VS} \le 1.5V$ , High Resolution Mode | • | | | ±1.5 | % of Reading | | t <sub>S_VS</sub> | Update Period | | | | 12.21 | | μs | | <b>Current Supe</b> | rvisor Characteristics | | | | | | | | V <sub>IN_CS</sub> | Current Sense Input Range | Single-Ended Voltage: I <sub>SENSEPn</sub> , I <sub>SENSEMn</sub> | • | -0.1 | | 6 | V | | | | Differential Voltage: V <sub>IN_CS</sub> = (I <sub>SENSEPn</sub> - I <sub>SENSEM</sub> | n) • | -170 | | 170 | mV | | N_CS | Current Sense Resolution | IOUT_OC_FAULT_LIMIT • IOUT_CAL_GAIN IOUT_UC_FAULT_LIMIT • IOUT_CAL_GAIN | | | 400 | | μV/LSB | | TUE_CS | Total Unadjusted Error | $50\text{mV} \le V_{\text{IN}\_\text{CS}} \le 170\text{mV}$ | • | | | ±3 | % of Reading | | | | V <sub>IN_CS</sub> < 50mV | • | | | ±1.5 | mV | | $\overline{V_{OS\_CS}}$ | Offset Error | $V_{IN_{CS}} = 0$ | • | | | ±600 | μV | | t <sub>S_CS</sub> | Update Period | | | | 12.21 | | μs | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_J = 25^{\circ}C$ . $V_{PWR} = V_{IN\_SNS} = 12V$ , $V_{DD33}$ , $V_{DD25}$ , REFP and REFM pins floating, unless otherwise indicated. $C_{VDD33} = 100$ nF, $C_{VDD25} = 10$ nF, $C_{VIN\_SNS\_CAP} = 10$ nF and $C_{REF} = 10$ 0nF. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|-----|----------|---------------------------| | V <sub>IN_SNS</sub> Input | Characteristics | | | | | | | | V <sub>IN_SNS</sub> | V <sub>IN_SNS</sub> Input Voltage Range | (Note 11) | • | 0 | | 15 | V | | I <sub>VIN_SNS</sub> | VIN_SNS Input Current | $V_{VIN\_SNS} = 4.5V$ | • | 80 | 140 | 200 | μА | | | | $V_{VIN\_SNS} = 12V$ | • | 150 | 250 | 350 | μА | | | | $V_{VIN\_SNS} = 15V$ | • | 180 | 300 | 420 | μА | | TUE <sub>VIN_SNS_T</sub> | VIN_ON, VIN_OFF Threshold Total | $4.5V \le V_{VIN\_SNS} \le 8V$ | • | | | ±2.0 | % of Reading | | | Unadjusted Error | V <sub>VIN_SNS</sub> > 8V | • | | | ±1.0 | % of Reading | | TUE_VIN | READ_VIN Total Unadjusted Error | $4.5V \le V_{VIN\_SNS} \le 15V$ (Note 11) | • | | | ±0.5 | % of Reading | | DAC Soft-Con | nect Comparator Characteristics | | | | | | | | V <sub>OS_CMP</sub> | Offset Voltage | $V_{DACPn} = 0.2V$ | • | | ±1 | ±18 | mV | | | | $V_{DACPn} = 1.3V$ | • | | ±2 | ±26 | mV | | | | $V_{DACPn} = 2.65V$ | • | | ±3 | ±52 | mV | | Input Current | Sense Characteristics | | | | | | | | V <sub>IIN</sub> | Common Mode Input Range | V <sub>IIN_SNSP</sub> = V <sub>IIN_SNSM</sub> (Note 11) | • | 4.5 | | 15 | V | | I <sub>IIN</sub> | I <sub>IIN_SNSP</sub> , I <sub>IIN_SNSM</sub> Input Current | V <sub>IIN_SNSP</sub> = V <sub>IIN_SNSM</sub> = V <sub>IIN_SNS</sub> (Note 2) | • | | 0.5 | 2 | μА | | FS_IIN | Full-Scale Input Current Sense | Referred to (V <sub>IIN_SNSP</sub> – V <sub>IIN_SNSM</sub> ) High Range | • | -100 | | 100 | mV | | | Voltage Range | Medium Range<br>Low Range | | –50<br>–20 | | 50<br>20 | mV<br>mV | | TUE_IIN | Total Unadjusted Error | V <sub>IIN SNSP</sub> - V <sub>IIN SNSM</sub> = 100mV, High Range | • | 20 | | ±0.6 | % of Reading | | TOL_IIIV | Total olladjusted Ellol | $ V_{\text{IIN}\_SNSP} - V_{\text{IIN}\_SNSM} = 100 \text{Hz}, \text{ fight targe}$<br>$ V_{\text{IIN}\_SNSP} - V_{\text{IIN}\_SNSM} = 50 \text{mV}, \text{ Medium Range}$ | • | | | ±0.65 | % of Reading | | | | V <sub>IIN_SNSP</sub> - V <sub>IIN_SNSM</sub> = 20mV, Low Range | • | | | ±0.75 | % of Reading | | | | V <sub>IIN_SNSP</sub> - V <sub>IIN_SNSM</sub> = 20mV, High Range | • | | | ±1 | % of Reading | | | | V <sub>IIN_SNSP</sub> - V <sub>IIN_SNSM</sub> = 15mV, Medium Range<br> V <sub>IIN_SNSP</sub> - V <sub>IIN_SNSM</sub> = 10mV, Low Range | • | | | ±1<br>±1 | % of Reading % of Reading | | | | V <sub>IIN</sub> <sub>SNSP</sub> - V <sub>IIN</sub> <sub>SNSM</sub> = 0mV, High Range | | | | ±100 | μV | | | | V <sub>IIN SNSP</sub> - V <sub>IIN SNSM</sub> = 0mV, Medium Range | • | | | ±75 | μV | | | | V <sub>IIN_SNSP</sub> - V <sub>IIN_SNSM</sub> = 0mV, Low Range | • | | | ±50 | μV | | CMRR_IIN | DC CMRR | $ 4.5V \le V_{\text{IIN\_SNSP}} = V_{\text{IIN\_SNS}} \le 15V$<br>$ V_{\text{IIN\_SNSP}} - V_{\text{IIN\_SNSM}} = 100\text{mV}$ | • | 85 | | | dB | | | | High Range | | | | | | | | AC CMRR | V <sub>IIN_SNSP</sub> = V <sub>IIN_SNS</sub> = 12V ± 100mV | | | 85 | | dB | | | | f = 62.5kHz | | | | | | | t <sub>CONV_IIN</sub> | Conversion Time | | | | 25 | | ms | | t <sub>UPDATE</sub> | Update Rate | | | | 5.4 | | Hz | | External Temp | perature Sensor Characteristics (REA | D_TEMPERATURE_1) | | | | | | | t <sub>CONV_TSENSE</sub> | Conversion Time | For One Channel, (Total Latency For All Channels Is 4 • 66ms) | | | 66 | | ms | | I <sub>TSENSE_HI</sub> | T <sub>SENSE</sub> High Level Current | | • | -90 | -64 | -40 | μА | | I <sub>TSENSE_LOW</sub> | T <sub>SENSE</sub> Low Level Current | | • | -5.5 | -4 | -2.5 | μА | | TUE_TS | Total Unadjusted Error | Ideal Diode Assumed | • | | ±3 | | °C | | N_TS | Maximum Ideality Factor | READ_TEMPERATURE_1 = 175°C | | | , | 1.10 | | | | | MFR_TEMP_1_GAIN = 1/N_TS | | | | | | | | erature Sensor Characteristics (REAL | D_TEMPERATURE_2) | | | | | <u> </u> | | TUE_TS2 | Total Unadjusted Error | | | | ±1 | | O°C | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>J</sub> = 25°C. V<sub>PWR</sub> = V<sub>IN\_SNS</sub> = 12V, V<sub>DD33</sub>, V<sub>DD25</sub>, REFP and REFM pins floating, unless otherwise indicated. C<sub>VDD33</sub> = 100nF, C<sub>VDD25</sub> = 100nF, C<sub>VIN\_SNS\_CAP</sub> = 10nF and C<sub>REF</sub> = 100nF. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------|--------|------------|------|------|--------------| | V <sub>OUT</sub> Enable C | Output (V <sub>OUT_EN [3:0]</sub> ) Characteristics | | | | | | | | V <sub>VOUT_ENn</sub> | Output High Voltage | $I_{VOUT\_ENn} = -5\mu A, V_{DD33} = 3.13V$ | • | 10 | 13 | 14.7 | V | | I <sub>VOUT_EN</sub> n | Output Sourcing Current | V <sub>VOUT_ENn</sub> Pull-Up Enabled, V <sub>VOUT_ENn</sub> = 1V | • | <b>-</b> 5 | -7 | -9 | μА | | | Output Sinking Current | Strong Pull-Down Enabled,<br>V <sub>VOUT_ENn</sub> = 0.4V | • | 2.5 | 5 | 8 | mA | | | | Weak Pull-Down Enabled, V <sub>VOUT_ENn</sub> = 0.4V | • | 33 | 50 | 65 | μА | | | Output Leakage Current | Internal Pull-Up Disabled,<br>$0V \le V_{VOUT\_ENn} \le 15V$ | • | | | ±1 | μА | | General Purpo | ose Output (AUXFAULTB) Characteristi | CS | | | | | | | V <sub>AUXFAULTB</sub> | Output High Voltage | $I_{AUXFAULTB} = -5\mu A$ , $V_{DD33} = 3.13V$ | • | 10 | 13 | 14.7 | V | | I <sub>AUXFAULTB</sub> | Output Sourcing Current | AUXFAULTB Pull-Up Enabled, V <sub>AUXFAULTB</sub> = 1V | • | -5 | -7 | -9 | μА | | | Output Sinking Current | Strong Pull-Down Enabled, V <sub>AUXFAULTB</sub> = 0.4V | • | 2.5 | 5 | 8 | mA | | | Output Leakage Current | Internal Pull-Up Disabled, 0V ≤ V <sub>AUXFAULTB</sub> ≤ 15V | • | | | ±1 | μА | | Energy Meter | Characteristics | , Alexander | | | | | | | TUE_ETB | Energy Meter Time-Base Error | | • | | | ±1.5 | % of Reading | | TUE_PIN | READ_PIN Total Unadjusted Error | V <sub>IIN_SNSP</sub> - V <sub>IIN_SNSM</sub> = 50mV, Medium Range | • | | | ±1 | % of Reading | | TUE_EIN | Energy Meter Total Unadjusted Error | V <sub>IIN</sub> SNSP – V <sub>IIN</sub> SNSM = 50mV, Medium Range | • | | | ±2.5 | % of Reading | | EEPROM Char | , | - HIN_GINGI - HIN_GINGINI | | | | | 1 / | | Endurance | (Notes 7, 10) | 0°C < T <sub>J</sub> < 85°C During EEPROM Write Operations | | 10,000 | | | Cycles | | Retention | (Notes 7, 10) | T <sub>1</sub> < 105°C | | 20 | | - | Years | | t <sub>MASS_WRITE</sub> | Mass Write Operation Time (Note 8) | STORE_USER_ALL, 0°C < T <sub>J</sub> < 85°C During<br>EEPROM Write Operations | • | | 440 | 4100 | ms | | Dinital Innuts | SCI SDA CONTROLO CONTROLO C | ONTROL2, CONTROL3, WDI/RESETB, FAULTBO, FAI | II TR1 | WP | | | | | V <sub>IH</sub> | High Level Input Voltage | FAULTBO, FAULTB1, SDA, SCL, WDI/RESETB, WP | • | 2.1 | | | V | | V IH | Trigit Lover input voitage | CONTROL <i>n</i> Only | | 1.85 | | | V | | $\overline{V_{IL}}$ | Low Level Input Voltage | FAULTBO, FAULTB1, SDA, SCL, WDI/RESETB, WP | • | 1.00 | | 1.5 | V | | ۷IL | Low Level input voitage | CONTROL <i>n</i> Only | • | | | 1.6 | V | | V | Input Hysteresis | CONTROL!! Offig | | | 20 | 1.0 | mV | | V <sub>HYST</sub> | Input Leakage Current | $0V \le V_{PIN} \le 3.6V$ | • | | 20 | ±2 | μА | | I <sub>LEAK</sub> | Pulse Width of Spike Suppressed | FAULTBO, FAULTB1, CONTROL <i>n</i> | | | 10 | | | | $t_{SP}$ | Pulse Width of Spike Supplessed | SDA, SCL | | | 98 | | μs | | t <sub>FAULT_MIN</sub> | Minimum Low Pulse Width for<br>Externally Generated Faults | JUA, SUL | | 180 | 30 | | ns<br>ms | | t <sub>RESETB</sub> | Pulse Width to Assert Reset | V <sub>WDI/RESETB</sub> ≤ 1.5V | | 300 | | - | μs | | twoll | Pulse Width to Reset Watchdog Timer | V <sub>WDI/RESETB</sub> ≤ 1.5V | • | 0.3 | | 200 | μs | | $f_{WDI}$ | Watchdog Timer Interrupt Input<br>Frequency | | • | | | 1 | MHz | | C <sub>IN</sub> | Input Capacitance | | | | 10 | | pF | | Digital Input S | <u> </u> | 1 | | | - 10 | | μ μ | | V <sub>IH</sub> | High Level Input Voltage | | • | 1.6 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | | • | | | 0.8 | V | | fshare_clk_in | Input Frequency Operating Range | | • | 90 | | 110 | kHz | | | Assertion Low Time | V <sub>SHARE_CLK</sub> < 0.8V | | 0.825 | | 1.11 | - | | t <sub>LOW</sub> | ASSOCIATION FINITE | VSHAKE_ULK > 0.0V | _ | 0.023 | | 1.11 | μs | | | | | | | | | 2975f | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>J</sub> = 25°C. V<sub>PWR</sub> = V<sub>IN\_SNS</sub> = 12V, V<sub>DD33</sub>, V<sub>DD25</sub>, REFP and REFM pins floating, unless otherwise indicated. C<sub>VDD33</sub> = 100nF, C<sub>VDD25</sub> = 100nF, C<sub>VIN\_SNS\_CAP</sub> = 10nF and C<sub>REF</sub> = 100nF. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---|-------------------------|-----------|-----------|----------| | t <sub>RISE</sub> | Rise Time | V <sub>SHARE_CLK</sub> < 0.8V to V <sub>SHARE_CLK</sub> > 1.6V | • | | | 450 | ns | | I <sub>LEAK</sub> | Input Leakage Current | $0V \le V_{SHARE\_CLK} \le V_{DD33} + 0.3V$ | • | | | ±1 | μА | | C <sub>IN</sub> | Input Capacitance | | | | 10 | | pF | | Digital Outpu | ts SDA, ALERTB, SHARE_CLK, FAULTE | 0, FAULTB1, PWRGD | , | | | | | | $\overline{V_{0L}}$ | Digital Output Low Voltage | I <sub>SINK</sub> = 3mA | • | | | 0.4 | V | | f <sub>SHARE_CLK_OU</sub> | Output Frequency Operating Range | 5.49kΩ Pull-Up to V <sub>DD33</sub> | • | 90 | 100 | 110 | kHz | | Digital Input | ASELO, ASEL1 | | , | | | | | | $V_{IH}$ | Input High Threshold Voltage | | • | V <sub>DD33</sub> - 0.5 | | | V | | $V_{IL}$ | Input Low Threshold Voltage | | • | | | 0.5 | V | | I <sub>IH,IL</sub> | High, Low Input Current | ASEL[1:0] = 0, V <sub>DD33</sub> | • | | | ±95 | μА | | I <sub>HIZ</sub> | Hi-Z Input Current | | • | | | ±24 | μА | | C <sub>IN</sub> | Input Capacitance | | | | 10 | | pF | | Serial Bus Ti | ming Characteristics | | , | | | | | | $f_{SCL}$ | Serial Clock Frequency (Note 9) | | • | 10 | | 400 | kHz | | $t_{LOW}$ | Serial Clock Low Period (Note 9) | | • | 1.3 | | | μs | | t <sub>HIGH</sub> | Serial Clock High Period (Note 9) | | • | 0.6 | | | μs | | t <sub>BUF</sub> | Bus Free Time Between Stop and Start (Note 10) | | • | 1.3 | | | μs | | t <sub>HD,STA</sub> | Start Condition Hold Time (Note 9) | | • | 600 | | | ns | | t <sub>SU,STA</sub> | Start Condition Setup Time (Note 9) | | • | 600 | | | ns | | t <sub>SU,STO</sub> | Stop Condition Setup Time (Note 9) | | • | 600 | | | ns | | t <sub>HD,DAT</sub> | Data Hold Time (LTC2975 Receiving Data) (Note 9) | | • | 0 | | | ns | | | Data Hold Time (LTC2975<br>Transmitting Data) (Note 9) | | • | 300 | | 900 | ns | | t <sub>SU,DAT</sub> | Data Setup Time (Note 9) | | • | 100 | | | ns | | t <sub>SP</sub> | Pulse Width of Spike Suppressed (Note 9) | | | | 98 | | ns | | t <sub>TIMEOUT_BUS</sub> | Time Allowed to Complete any<br>PMBus Command After Which Time<br>SDA Will Be Released and Command<br>Terminated | Mfr_config_all_longer_pmbus_timeout = 0<br>Mfr_config_all_longer_pmbus_timeout = 1 | • | | 25<br>200 | 35<br>280 | ms<br>ms | | Additional D | gital Timing Characteristics | | | | | | | | t <sub>OFF_MIN</sub> | Minimum Off-Time for Any Channel | | | | 100 | | ms | | | | | | | | | | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** All currents into device pins are positive. All currents out of device pins are negative. All voltages are referenced to GND unless otherwise specified. If power is supplied to the chip via the $V_{DD33}$ pin only, connect $V_{PWR}$ and $V_{DD33}$ pins together. **Note 3:** Hysteresis in the output voltage is created by package stress that differs depending on whether IC was previously at a higher or lower temperature. Output voltage is always measured at 25°C, but the IC is cycled to $105^{\circ}$ C or $-40^{\circ}$ C before successive measurements. Hysteresis is roughly proportional to the square of the temperature change. **Note 4:** The current sense resolution is determined by the L11 format and the mV units of the returned value. For example, a full-scale value of 170mV returns a L11 value of 0xF2A8 = $680 \cdot 2^{-2} = 170$ . This is the lowest range that can represent this value without overflowing the L11 mantissa and the resolution for 1LSB in this range is $2^{-2}$ mA = $250\mu$ A. Each successively lower range improves resolution by cutting the LSB size in half. **Note 5:** The nominal time between successive ADC conversions (latency of the ADC) for any given channel is $t_{UPDATE\ ADC}$ . 2975 ## **ELECTRICAL CHARACTERISTICS** **Note 6:** Nonlinearity is defined from the first code that is greater than or equal to the maximum offset specification to full-scale code, 1023. **Note 7:** EEPROM endurance and retention are guaranteed by design, characterization and correlation with statistical process controls. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification. **Note 8:** The LTC2975 will not acknowledge any PMBus commands, except for MFR\_COMMON, when a STORE\_USER\_ALL command is being executed. See also OPERATION section. **Note 9:** Maximum capacitive load, $C_B$ , for SCL and SDA is 400pF. Data and clock rise time $(t_f)$ and fall time $(t_f)$ are: $(20 + 0.1 \cdot C_B)$ $(ns) < t_f < 300ns$ and $(20 + 0.1 \cdot C_B)$ $(ns) < t_f < 300ns$ . $C_B =$ capacitance of one bus line in pF. SCL and SDA external pull-up voltage, $V_{IO}$ , is 3.13V < $V_{IO}$ < 3.6V. **Note 10:** EEPROM endurance and retention will be degraded when $T_J$ > **Note 10:** EEPROM endurance and retention will be degraded when $T_J > 105^{\circ}C$ . **Note 11:** While READ\_VIN operates with $0V \le V_{IN\_SNS} \le 15V$ , the valid READ\_IIN, READ\_PIN, and MFR\_EIN operating range is $4.5V \le V_{IN\_SNS} \le 15V$ . **Note 12:** $V_{SENSE}$ and $I_{SENSE}$ input currents are characterized by input current and input differential current. Input current is defined as current into a single device pin (see Note 2). Input differential current is defined as $(I^+ - I^-)$ where $I^+$ is the current into the positive device pin and $I^-$ is the current into the negative device pin. ## **PMBUS TIMING DIAGRAM** ## TYPICAL PERFORMANCE CHARACTERISTICS 2975f ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS 2975f ## TYPICAL PERFORMANCE CHARACTERISTICS # V<sub>OUT\_EN[0:3]</sub> and AUXFAULTB VOL vs Load Current #### External Temperature READ\_ TEMPERATURE\_1 Error vs Temperature # READ\_TEMPERATURE\_2 Error vs Temperature #### TUE\_VIN vs VIN\_SNS #### TUE\_IIN vs VIN\_SNS TUE PIN vs VIN SNS TUE ETB vs VIN SNS TUE\_EIN vs VIN\_SNS For more information www.linear.com/LTC2975 # READ\_IIN Common Mode Gain vs Frequency # PIN FUNCTIONS | PIN NAME | PIN NUMBER | PIN TYPE | DESCRIPTION | | |----------------------|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V <sub>SENSEP0</sub> | 1* | In | DC/DC Converter Differential (+) Output Voltage-0 Sensing Pin | | | V <sub>SENSEM0</sub> | 2* | In | DC/DC Converter Differential (–) Output Voltage-0 Sensing Pin | | | V <sub>OUT_ENO</sub> | 3 | Out | DC/DC Converter Enable-0 Pin. Output High Voltage Optionally Pulled-Up to 12V by 5µA | | | V <sub>OUT_EN1</sub> | 4 | Out | DC/DC Converter Enable-1 Pin. Output High Voltage Optionally Pulled-Up to 12V by 5µA | | | V <sub>OUT_EN2</sub> | 5 | Out | DC/DC Converter Enable-2 Pin. Output High Voltage Optionally Pulled-Up to 12V by 5µA | | | V <sub>OUT_EN3</sub> | 6 | Out | DC/DC Converter Enable-3 Pin. Output High Voltage Optionally Pulled-Up to 12V by 5µA | | | AUXFAULTB | 7 | Out | Auxiliary Fault Output Pin. Output High Voltage Optionally Pulled-Up to 12V by 5µA. Can Be Configured to Pull Low When OV/OC/UC Detected | | | DNC | 8 | Do Not Connect | Do Not Connect to this Pin | | | V <sub>IN_SNS</sub> | 9 | In | $V_{\text{IN}}$ SENSE Input. This Voltage is Compared Against the $V_{\text{IN}}$ On and Off Voltage Thresholds In Order to Determine When to Enable and Disable, Respectively, the Downstream DC/DC Converters | | | V <sub>PWR</sub> | 10 | In | $V_{PWR}$ Serves as the Unregulated Power Supply Input to the Chip (4.5 to 15V). If a 4.5V to 15V Supply Voltage Is Unavailable, Short $V_{PWR}$ to $V_{DD33}$ and Power the Chip Directly from a 3.3V Supply. Bypass to GND with 0.1µF Capacitor. | | | V <sub>DD33</sub> | 11 | In/Out | If Shorted to V <sub>PWR</sub> , It Serves as 3.13 to 3.47V Supply Input Pin. Otherwise It Is a 3.3V Internally Regulated Voltage Output (Use 0.1µF Decoupling Capacitor to GND). If using the internal regulator to provide VDD33, do not connect to VDD33 pins of any other devices. | | | $V_{DD33}$ | 12 | In | Input for Internal 2.5V Sub-Regulator. Short this Pin to Pin 11 | | | $V_{DD25}$ | 13 | In/Out | 2.5V Internally Regulated Voltage Output. Bypass to GND with a 0.1µF Capacitor. Do not connect to VDD25 pins of any other devices. | | | $V_{\text{DD25}}$ | 14 | In | 2.5V Supply Voltage Input. Short this Pin to Pin 13 | | | T <sub>SENSE0</sub> | 15* | In/Out | External Temperature Current Output and Voltage Input for Channel O. Maximum allowed capacitance is 1µF | | | T <sub>SENSE1</sub> | 16* | In/Out | External Temperature Current Output and Voltage Input for Channel 1. Maximum allowed capacitance is 1µF | | | PWRGD | 17 | Out | Power-Good Open Drain Output. Indicates When Selected Outputs Are Power Good. Can be Used as System Power-on Reset | | | SHARE_CLK | 18 | In/Out | Bidirectional Clock Sharing Pin. Connect a $5.49 \text{k}\Omega$ Pull-Up Resistor to V <sub>DD33</sub> . Connect to all other SHARE_CLK pins in the system. | | | GND | 19 | Ground | Chip Ground. Must Be Soldered to PCB | | | GND | 20 | Ground | Chip Ground. Must Be Soldered to PCB | | | GND | 21 | Ground | Chip Ground. Must Be Soldered to PCB | | | CONTROL2 | 22 | In | Control Pin 2 Input | | | CONTROL3 | 23 | In | Control Pin 3 Input | | | WDI/RESETB | 24 | In | Watchdog Timer Interrupt and Chip Reset Input. Connect a $10k\Omega$ Pull-Up Resistor to $V_{DD33}$ . Rising Edge Resets Watchdog Counter. Holding this Pin Low for More than $t_{RESETB}$ Resets the Chip | | | FAULTB0 | 25 | In/Out | Open-Drain Output and Digital Input. Active Low Bidirectional Fault Indicator-0. Connect a $10k\Omega$ Pull-Up Resistor to $V_{DD33}$ | | | FAULTB1 | 26 | In/Out | Open-Drain Output and Digital Input. Active Low Bidirectional Fault Indicator-1. Connect a $10k\Omega$ Pull-Up Resistor to $V_{DD33}$ | | | T <sub>SENSE2</sub> | 27* | In/Out | External Temperature Current Output and Voltage Input for Channel 2. Maximum allowed capacitance is 1µF | | | WP | 28 | In | Digital Input. Write-Protect Input Pin, Active High | | | SDA | 29 | In/Out | PMBus Bidirectional Serial Data Pin | | | SCL | 30 | In | PMBus Serial Clock Input Pin (400kHz Maximum) | | | ALERTB | 31 | Out | Open-Drain Output. Generates an Interrupt Request in a Fault/Warning Situation | | ## PIN FUNCTIONS | PIN NAME | PIN NUMBER | PIN TYPE | DESCRIPTION | |-------------------------|------------|----------|--------------------------------------------------------------------------------------------------------------------| | CONTROLO | 32 | In | Control Pin 0 Input | | CONTROL1 | 33 | In | Control Pin 1 Input | | T <sub>SENSE3</sub> | 34* | In/Out | External Temperature Current Output and Voltage Input for Channel 3. Maximum allowed capacitance is $1\mu\text{F}$ | | ASEL0 | 35 | In | Ternary Address Select Pin 0 Input. Connect to V <sub>DD33</sub> , GND or Float to Encode 1 of 3 Logic States | | ASEL1 | 36 | In | Ternary Address Select Pin 1 Input. Connect to V <sub>DD33</sub> , GND or Float to Encode 1 of 3 Logic States | | GND | 37 | Ground | Chip Ground. Must Be Soldered to PCB | | REFP | 38 | Out | Reference Voltage Output. Needs 0.1µF Decoupling Capacitor to REFM | | GND | 39 | Ground | Chip Ground. Must Be Soldered to PCB | | REFM | 40 | Out | Reference Return Pin. Needs 0.1µF Decoupling Capacitor to REFP | | I <sub>SENSEP0</sub> | 41* | In | DC/DC Converter Differential (+) Output Current-0 Sensing Pin | | I <sub>SENSEM0</sub> | 42* | In | DC/DC Converter Differential (-) Output Current-0 Sensing Pin | | I <sub>SENSEP1</sub> | 43* | In | DC/DC Converter Differential (+) Output Current-1 Sensing Pin | | I <sub>SENSEM1</sub> | 44* | In | DC/DC Converter Differential (-) Output Current-1 Sensing Pin | | I <sub>SENSEP2</sub> | 45* | In | DC/DC Converter Differential (+) Output Current-2 Sensing Pin | | I <sub>SENSEM2</sub> | 46* | In | DC/DC Converter Differential (-) Output Current-2 Sensing Pin | | I <sub>SENSEP3</sub> | 47* | In | DC/DC Converter Differential (+) Output Current-3 Sensing Pin | | I <sub>SENSEM3</sub> | 48* | In | DC/DC Converter Differential (-) Output Current-3 Sensing Pin | | V <sub>SENSEP3</sub> | 49* | In | DC/DC Converter Differential (+) Output Voltage-3 Sensing Pin | | V <sub>SENSEM3</sub> | 50* | In | DC/DC Converter Differential (-) Output Voltage-3 Sensing Pin | | V <sub>IN_SNS_CAP</sub> | 51 | Out | V <sub>IN_SNS</sub> Filter Capacitor Pin. Bypass to Ground with a 10nF Ceramic Capacitor | | GND | 52 | Ground | Chip Ground. Must be Soldered to PCB. | | V <sub>DAC0</sub> | 53 | Out | DAC0 Output | | V <sub>DAC1</sub> | 54 | Out | DAC1 Output | | I <sub>IN_SNSP</sub> | 55 | In | DC/DC Converter Differential (+) Input Current Sensing Pin. If Unused, Connect to V <sub>IN_SNS</sub> | | I <sub>IN_SNSM</sub> | 56 | In | DC/DC Converter Differential (-) Input Current Sensing Pin. If Unused, Connect to V <sub>IN_SNS</sub> | | V <sub>DAC2</sub> | 57 | Out | DAC2 Output | | V <sub>DAC3</sub> | 58 | Out | DAC3 Output | | GND | 59 | Ground | Chip Ground. Must Be Soldered to PCB | | GND | 60 | Ground | Chip Ground. Must Be Soldered to PCB | | V <sub>SENSEP2</sub> | 61* | In | DC/DC Converter Differential (+) Output Voltage-2 Sensing Pin | | V <sub>SENSEM2</sub> | 62* | In | DC/DC Converter Differential (-) Output Voltage-2 Sensing Pin | | V <sub>SENSEP1</sub> | 63* | In | DC/DC Converter Differential (+) Output Voltage-1 Sensing Pin | | V <sub>SENSEM1</sub> | 64* | In | DC/DC Converter Differential (-) Output Voltage-1 Sensing Pin | | GND | 65 | Ground | Exposed Pad. Must Be Soldered to PCB | | | | | | <sup>\*</sup> Tie any unused V<sub>SENSEPn</sub>/I<sub>SENSEPn</sub>, V<sub>SENSEMn</sub>/I<sub>SENSEMn</sub> or T<sub>SENSEn</sub> pins to GND. Refer to Unused ADC Sense Inputs in the Applications Information section. ## **BLOCK DIAGRAM** #### LTC2975 OPERATION OVERVIEW The LTC2975 is a PMBus programmable power supply controller, monitor, sequencer and voltage and current supervisor that can perform the following operations: - Accept PMBus compatible programming commands. - Provide DC/DC converter input voltage, output voltage, output current, output temperature, and LTC2975 internal temperature readback through the PMBus interface. - Control the output of DC/DC converters that set the output voltage with a trim pin or DC/DC converters that set the output voltage using an external resistor feedback network. - Sequence the startup of DC/DC converters via PMBus programming and the CONTROL input pins. The LTC2975 supports time-based sequencing and tracking sequencing. Cascade sequence on with time based sequence off is also supported. - Trim the DC/DC converter output voltage (typically in 0.02% steps), in closed-loop servo operating mode, autonomously or through PMBus programming. - Margin the DC/DC converter output voltage to PMBus programmed limits. - Trim or margin the DC/DC converter output voltage with direct access to the margin DAC. - Supervise the DC/DC converter input voltage, output voltage, load current and the inductor temperatures for overvalue/undervalue conditions with respect to PMBus programmed limits and generate appropriate faults and warnings. - Accurately handle inductor self-heating transients using a proprietary algorithm. These self-heating effects are combined with external temperature sensor readings to improve accuracy of current supervisors and ADC current measurement. - Respond to a fault condition by continuing operation indefinitely, latching-off after a programmable deglitch period, latching-off immediately or sequencing off after TOFF\_DELAY. Use retry mode to automatically recover from a latched-off condition. With retry enabled, MFR\_RETRY\_COUNT programs the number of retries (0 to 6 or infinite) for all pages. - Optionally stop trimming the DC/DC converter output voltage after it reaches the initial margin or nominal target. Optionally allow trimming restart if target drifts outside of V<sub>OLIT</sub> warning limits. - Store command register contents with CRC to EEPROM through PMBus programming. - Restore EEPROM contents through PMBus programming or when V<sub>DD33</sub> is applied on power-up. - Report the DC/DC converter output voltage status through the power good output. - Generate interrupt requests by asserting the ALERTB pin in response to supported PMBus faults and warnings. - Coordinate system wide fault responses for all DC/DC converters connected to the LTC2975 FAULTB0 and FAULTB1 pins. - Synchronize sequencing delays or shutdown for multiple devices using the SHARE\_CLK pin. - Software and hardware write protect the command registers. - Disable the input voltage to the supervised DC/DC converters in response to output OV, UV, OC and UC faults. - Log telemetry and status data to EEPROM in response to a faulted-off condition. - Supervise an external microcontroller's activity for a stalled condition with a programmable watchdog timer and reset it if necessary. - Prevent a DC/DC converter from re-entering the on state after a power cycle until a programmable interval (MFR\_RESTART\_DELAY) has elapsed and its output has decayed below a programmable threshold voltage (MFR\_VOUT\_DISCHARGE\_THRESHOLD). - Read high side input current, input voltage, input power, and accumulated input energy. - Record minimum and maximum input voltage, input current, input power, output voltages, output currents and output temperatures. - Access user EEPROM data directly, without altering RAM space (Mfr\_ee\_unlock, Mfr\_ee\_erase, and Mfr\_ee\_data). Facilitates in-house bulk programming. - Accommodate multiple hosts with Command Plus. 2975f #### **EEPROM** The LTC2975 contains internal EEPROM (Non-Volatile Memory) to store configuration settings and fault log information. EEPROM endurance, retention and mass write operation time are specified over the operating temperature range. See Electrical Characteristics and Absolute Maximum Ratings sections. Non destructive operation above $T_J = 105^{\circ}C$ is possible although the Electrical Characteristics are not guaranteed and the EEPROM will be degraded. Operating the EEPROM above 105°C may result in a degradation of retention characteristics. The fault logging function, which is useful in debugging system problems that may occur at high temperatures, only writes to fault log EEPROM locations. If occasional writes to these registers occur above 105°C, a slight degradation in the data retention characteristics of the fault log may occur. It is recommended that the EEPROM not be written using STORE\_USER\_ALL or bulk programming when $T_1 > 105$ °C. The degradation in EEPROM retention for temperatures >105°C can be approximated by calculating the dimensionless acceleration factor using the following equation. $$AF = e^{\left[\left(\frac{Ea}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$ where: AF = acceleration factor Ea = activation energy = 1.4eV $k = 8.617 \cdot 10^{-5} \text{ eV/}^{\circ}\text{K}$ $T_{USF} = 105$ °C specified junction temperature T<sub>STRESS</sub> = actual junction temperature °C Example: Calculate the effect on retention when operating at a junction temperature of 125°C for 10 hours. $T_{STRFSS} = 125$ °C $T_{USF} = 105$ °C AF = 8.65 Equivalent operating time at 105°C = 86.5 hours. So the overall retention of the EEPROM was degraded by 86.5 hours as a result of operation at a junction temperature of 125°C for 10 hours. Note that the effect of this overstress is negligible when compared to the overall EEPROM retention rating of 175,200 hours at a junction temperature of 105°C. #### **AUXFAULTB** The AUXFAULTB pin can be configured to indicate when some fault conditions have been detected, using a third output level. See Figure 1 for a conceptual view of this multiplexing. Figure 1. AUXFAULTB MUX The MFR\_CONFIG2\_LTC2975 and MFR\_CONFIG3\_LTC2975 commands can be used on a per channel basis to select which, if any, fault conditions will cause the AUXFAULTB pin to be driven to its third output level (fast pull-down to GND). The only fault types which can be propagated to the AUXFAULTB pin are overvoltage faults and overcurrent/undercurrent faults. Mfr\_config\_all\_auxfaultb\_wpu selects whether the AUX-FAULTB pin is in the hi-Z state, or weakly pulled-up to approximately 12V, using a $5\mu A$ current. As shown in Figure 1, the pull-down to GND overrides if any enabled faults are detected. #### **RESETB** Holding the WDI/RESETB pin low for more than $t_{RESETB}$ will cause the LTC2975 to enter the power-on reset state. While in the power-on reset state, the device will not communicate on the I²C bus. Following the subsequent rising-edge of the WDI/RESETB pin, the LTC2975 will execute its power-on sequence per the user configuration stored in EEPROM. Connect WDI/RESETB to $V_{DD33}$ with a 10k resistor. WDI/RESETB includes an internal 256 $\mu$ s deglitch filter so additional filter capacitance on this pin is not recommended. #### PMBus SERIAL DIGITAL INTERFACE The LTC2975 communicates with a host (master) using the standard PMBus serial bus interface. The PMBus Timing Diagram shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The LTC2975 is a slave device. The master can communicate with the LTC2975 using the following formats: - Master transmitter, slave receiver - Master receiver, slave transmitter The following SMBus commands are supported: - Write Byte, Write Word, Send Byte - Read Byte, Read Word, Block Read - Alert Response Address Figures 2 to 14 illustrate the aforementioned SMBus protocols. All transactions support PEC (packet error check) and GCP (group command protocol). The Block Read supports 255 bytes of returned data. For this reason, the SMBus timeout may be extended using the Mfr\_config\_all\_longer\_pmbus\_timeout setting. #### **PMBus** PMBus is an industry standard that defines a means of communication with power conversion devices. It is comprised of an industry standard SMBus serial interface and the PMBus command language. The PMBus two wire interface is an incremental extension of the SMBus. SMBus is built upon I<sup>2</sup>C with some minor differences in timing, DC parameters and protocol. The SMBus protocols are more robust than simple I<sup>2</sup>C byte commands because they provide timeouts to prevent bus hangs and optional Packet Error Checking (PEC) to ensure data integrity. In general, a master device that can be configured for I<sup>2</sup>C communication can be used for PMBus communication with little or no change to hardware or firmware. For a description of the minor extensions and exceptions PMBus makes to SMBus, refer to PMBus Specification Part 1 Revision 1.1: Section 5: Transport. This can be found at: #### www.pmbus.org For a description of the differences between SMBus and $I^2C$ , refer to System Management Bus (SMBus) Specification Version 2.0: Appendix B – Differences between SMBus and $I^2C$ . This can be found at: ### www.smbus.org When using an $I^2C$ controller to communicate with a PMBus part it is important that the controller be able to write a byte of data without generating a stop. This will allow the controller to properly form the repeated start of a PMBus read command by concatenating a start command byte write with an $I^2C$ read. #### **Device Address** The I<sup>2</sup>C/SMBus address of the LTC2975 equals the base address + N where N is a number from 0 to 8. N can be configured by setting the ASEL0 and ASEL1 pins to V<sub>DD33</sub>, GND or FLOAT. See Table 1. Using one base address and the nine values of N, nine LTC2975s can be connected together to control thirty six outputs. The base address is stored in the MFR\_I2C\_BASE\_ADDRESS register. The base address can be written to any value, but generally should not be changed unless the desired range of addresses overlap existing addresses. Watch that the address range does not overlap with other I<sup>2</sup>C/SMBus device or global addresses, including I<sup>2</sup>C/SMBus multiplexers and bus buffers. This will bring you great happiness. The LTC2975 always responds to its global address and the SMBus Alert Response address regardless of the state of its ASEL pins and the MFR\_I2C\_BASE\_ADDRESS register. 2975 ## **Processing Commands** The LTC2975 uses a dedicated processing block to ensure quick response to all of its commands. There are a few exceptions where the part will NACK a subsequent command because it is still processing the previous command. These are summarized in the following tables. MFR\_COMMON is a special command that may always be read even when the part is busy. This provides an alternate method for a host to determine if the LTC2975 is busy. #### **EEPROM Related Commands** | COMMAND | TYPICAL DELAY* | COMMENT | |---------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STORE_USER_ALL | t <sub>MASS_WRITE</sub> | See Electrical Characterization table. The LTC2975 will not accept any commands while it is transferring register contents to the EEPROM. The command byte will be NACKed. MFR_COMMON may always be read. | | RESTORE_USER_ALL | 30ms | The LTC2975 will not accept any commands while it is transferring EEPROM data to command registers. The command byte will be NACKed. MFR_COMMON may always be read. | | MFR_FAULT_LOG_CLEAR | 175ms | The LTC2975 will not accept any commands while it is initializing the fault log EEPROM space. The command byte will be NACKed. MFR_COMMON may always be read. | | MFR_FAULT_LOG_STORE | 20ms | The LTC2975 will not accept any commands while it is transferring fault log RAM buffer to EEPROM space. The command byte will be NACKed. MFR_COMMON may always be read. | | Internal Fault log | 20ms | An internal fault log event is a one time event that uploads the contents of the fault log to EEPROM in response to a fault. Internal fault logging may be disabled. Commands received during this EEPROM write are NACKed. MFR_COMMON may always be read. | | MFR_FAULT_LOG_<br>RESTORE | 2ms | The LTC2975 will not accept any commands while it is transferring EEPROM data to the fault log RAM buffer. The command byte will be NACKed. MFR_COMMON may always be read. | <sup>\*</sup>The typical delay is measured from the command's stop to the next command's start. #### **Other Commands** | COMMAND | TYPICAL DELAY* | COMMENT | |---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | MFR_CONFIG | <50µs | The LTC2975 will not accept any commands while it is completing this command. The command byte will be NACKed. MFR_COMMON may always be read. | | IOUT_CAL_GAIN | <500µs | The LTC2975 will not accept any commands while it is completing this command. The command byte will be NACKed. MFR_COMMON may always be read. | <sup>\*</sup>The delay is measured from the command's stop to the next command's start. #### Other PMBus Timing Notes | COMMAND | COMMENT | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------| | CLEAR_FAULTS | The LTC2975 will accept commands while it is completing this command but the affected status flags will not be cleared for up to 500µs. | Table 1. LTC2975 Address Look-Up Table with MFR\_I2C\_BASE\_ADDRESS Set to 7bit 0x5C | ADDRES | SS PINS | DESCRIPTION | | EVICE<br>RESS | | ВІ | NARY | DEV | ICE A | DDR | ESS | | |--------|---------|----------------|-------|---------------|---|----|------|-----|-------|-----|-----|-----| | ASEL1 | ASEL0 | | 7-Bit | 8-Bit | 6 | 5 | 4 | 3 | 2 | 1 | 0 | R/W | | Х | Х | Alert Response | 0C | 19 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | X | Χ | Global | 5B | В6 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | L | L | N = 0 | 5C* | B8 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | L | NC | N = 1 | 5D | BA | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | | L | Н | N = 2 | 5E | BC | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | NC | L | N = 3 | 5F | BE | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | NC | NC | N = 4 | 60 | CO | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | NC | Н | N = 5 | 61 | C2 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | Н | L | N = 6 | 62 | C4 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | Н | NC | N = 7 | 63 | C6 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | Н | Н | N = 8 | 64 | C8 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | H = Tie to $V_{DD33}$ , NC = No Connect = Open or Float, L = Tie to GND, X = Don't Care <sup>\*</sup>MFR\_I2C\_BASE\_ADDRESS = 7bit 0x5C (Factory Default) Figure 2. PMBus Packet Protocol Diagram Element Key Figure 3. Write Byte Protocol Figure 5. Write Byte Protocol with PEC Figure 6. Write Word Protocol with PEC Figure 7. Send Byte Protocol Figure 8. Send Byte Protocol with PEC Figure 9. Read Word Protocol Figure 10. Read Word Protocol with PEC Figure 11. Read Byte Protocol Figure 12. Read Byte Protocol with PEC Figure 13. Block Read Figure 14. Block Read with PEC ## **Summary Table** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE:<br>FLOAT<br>HEX | REF<br>PAGE | |------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|----------------|-------|--------|-----------------------------------|-------------| | PAGE | 0x00 | Channel or page currently selected for any command that supports paging. | R/W Byte | N | Reg | | | 0x00 | <u>29</u> | | OPERATION | 0x01 | Operating mode control. On/Off, Margin High and Margin Low. | R/W Byte | Υ | Reg | | Y | 0x00 | <u>34</u> | | ON_OFF_CONFIG | 0x02 | CONTROL pin and PMBus on/off command setting. | R/W Byte | Υ | Reg | | Y | 0x1E | <u>35</u> | | CLEAR_FAULTS | 0x03 | Clear any fault bits that have been set. | Send Byte | Υ | | | | NA | <u>64</u> | | WRITE_PROTECT | 0x10 | Level of protection provided by the device against accidental changes. | R/W Byte | N | Reg | | Y | 0x00 | <u>30</u> | | STORE_USER_ALL | 0x15 | Store entire operating memory to EEPROM. | Send Byte | N | | | | NA | <u>45</u> | | RESTORE_USER_ALL | 0x16 | Restore entire operating memory from EEPROM. | Send Byte | N | | | | NA | <u>45</u> | | CAPABILITY | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte | N | Reg | | | 0xB0 | <u>83</u> | | VOUT_MODE | 0x20 | Output voltage data format and mantissa exponent $(2^{-13})$ . | R Byte | Υ | Reg | | | 0x13 | <u>51</u> | | VOUT_COMMAND | 0x21 | Servo target. Nominal DC/DC converter output voltage setpoint. | R/W Word | Υ | L16 | V | Y | 1.0<br>0x2000 | <u>51</u> | | VOUT_MAX | 0x24 | Upper limit on the output voltage the unit can command regardless of any other commands. | R/W Word | Y | L16 | V | Y | 4.0<br>0x8000 | <u>51</u> | | VOUT_MARGIN_HIGH | 0x25 | Margin high DC/DC converter output voltage setting. | R/W Word | Υ | L16 | V | Y | 1.05<br>0x219A | <u>51</u> | | VOUT_MARGIN_LOW | 0x26 | Margin low DC/DC converter output voltage setting. | R/W Word | Υ | L16 | V | Y | 0.95<br>0x1E66 | <u>51</u> | | VIN_ON | 0x35 | Input voltage above which power conversion can be enabled. | R/W Word | N | L11 | V | Y | 10.0<br>0xD280 | <u>47</u> | | VIN_OFF | 0x36 | Input voltage below which power conversion is disabled. All V <sub>OUT_EN</sub> pins go off immediately or sequence off after TOFF_DELAY (See Mfr_config_track_en <i>n</i> ). | R/W Word | N | L11 | V | Y | 9.0<br>0xD240 | 47 | | IOUT_CAL_GAIN | 0x38 | The nominal resistance of the current sense element in $m\Omega. \\$ | R/W Word | Υ | L11 | mΩ | Y | 1.0<br>0xBA00 | <u>52</u> | | VOUT_OV_FAULT_LIMIT | 0x40 | Output overvoltage fault limit. | R/W Word | Υ | L16 | V | Y | 1.1<br>0x2333 | <u>51</u> | | VOUT_OV_FAULT_RESPONSE | 0x41 | Action to be taken by the device when an output overvoltage fault is detected. | R/W Byte | Υ | Reg | | Y | 0x80 | <u>59</u> | | VOUT_OV_WARN_LIMIT | 0x42 | Output overvoltage warning limit. | R/W Word | Υ | L16 | V | Y | 1.075<br>0x2266 | <u>51</u> | | VOUT_UV_WARN_LIMIT | 0x43 | Output undervoltage warning limit. | R/W Word | Υ | L16 | V | Y | 0.925<br>0x1D9A | <u>51</u> | | VOUT_UV_FAULT_LIMIT | 0x44 | Output undervoltage fault limit. Used for Ton_max_fault and power good deassertion. | R/W Word | Υ | L16 | V | Y | 0.9<br>0x1CCD | <u>51</u> | Note: The data format abbreviations are detailed at the end of this table | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE:<br>FLOAT<br>HEX | REF<br>PAGE | |------------------------|-------------|---------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|-----------------------------------|-------------| | VOUT_UV_FAULT_RESPONSE | 0x45 | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0x7F | <u>59</u> | | IOUT_OC_FAULT_LIMIT | 0x46 | Output overcurrent fault limit. | R/W Word | Y | L11 | А | Y | 10.0<br>0xD280 | <u>60</u> | | IOUT_OC_FAULT_RESPONSE | 0x47 | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Y | Reg | | Y | 0x00 | <u>60</u> | | IOUT_OC_WARN_LIMIT | 0x4A | Output overcurrent warning limit. | R/W Word | Y | L11 | А | Y | 5.0<br>0xCA80 | <u>52</u> | | IOUT_UC_FAULT_LIMIT | 0x4B | Output undercurrent fault limit. Used to detect a reverse current and must be a negative value. | R/W Word | Υ | L11 | А | Y | -1.0<br>0xB400 | <u>52</u> | | IOUT_UC_FAULT_RESPONSE | 0x4C | Action to be taken by the device when an output undercurrent fault is detected. | R/W Byte | Y | Reg | | Y | 0x00 | <u>60</u> | | OT_FAULT_LIMIT | 0x4F | Overtemperature fault limit for the external temperature sensor. | R/W Word | Y | L11 | °C | Y | 65.0<br>0xEA08 | <u>54</u> | | OT_FAULT_RESPONSE | 0x50 | Action to be taken by the device when an overtemperature fault is detected on the external temperature sensor. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>61</u> | | OT_WARN_LIMIT | 0x51 | Overtemperature warning limit for the external temperature sensor | R/W Word | Y | L11 | °C | Y | 60.0<br>0xE3C0 | <u>54</u> | | UT_WARN_LIMIT | 0x52 | Undertemperature warning limit for the external temperature sensor. | R/W Word | Y | L11 | °C | Y | 0<br>0x8000 | <u>54</u> | | UT_FAULT_LIMIT | 0x53 | Undertemperature fault limit for the external temperature sensor. | R/W Word | Y | L11 | °C | Y | -5.0<br>0xCD80 | <u>54</u> | | UT_FAULT_RESPONSE | 0x54 | Action to be taken by the device when an undertemperature fault is detected on the external temperature sensor. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>61</u> | | VIN_OV_FAULT_LIMIT | 0x55 | Input overvoltage fault limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 15.0<br>0xD3C0 | <u>47</u> | | VIN_OV_FAULT_RESPONSE | 0x56 | Action to be taken by the device when an input overvoltage fault is detected. | R/W Byte | N | Reg | | Y | 0x80 | <u>61</u> | | VIN_OV_WARN_LIMIT | 0x57 | Input overvoltage warning limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 14.0<br>0xD380 | 47 | | VIN_UV_WARN_LIMIT | 0x58 | Input undervoltage warning limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 0<br>0x8000 | 47 | | VIN_UV_FAULT_LIMIT | 0x59 | Input undervoltage fault limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 0<br>0x8000 | 47 | | VIN_UV_FAULT_RESPONSE | 0x5A | Action to be taken by the device when an input undervoltage fault is detected. | R/W Byte | N | Reg | | Y | 0x00 | <u>61</u> | | POWER_GOOD_ON | 0x5E | Output voltage at or above which a power good should be asserted. | R/W Word | Y | L16 | V | Υ | 0.96<br>0x1EB8 | <u>51</u> | | POWER_GOOD_OFF | 0x5F | Output voltage at or below which a power good should be de-asserted when Mfr_config_all_pwrgd_off_uses_uv is clear. | R/W Word | Y | L16 | V | Y | 0.94<br>0x1E14 | <u>51</u> | | TON_DELAY | 0x60 | Time from CONTROL pin and/or OPERATION command = ON to $V_{OUT\_EN}$ pin = ON. | R/W Word | Υ | L11 | mS | Y | 1.0<br>0xBA00 | <u>56</u> | | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE:<br>FLOAT<br>HEX | REF<br>PAGE | |------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|-----------------------------------|-------------| | TON_RISE | 0x61 | Time from when the V <sub>OUT_EN<sub>n</sub></sub> pin goes high until the LTC2975 optionally soft-connects its DAC and begins to servo the output voltage to the desired value. | R/W Word | Y | L11 | mS | Y | 10.0<br>0xD280 | <u>56</u> | | TON_MAX_FAULT_LIMIT | 0x62 | Maximum time from V <sub>OUT_EN</sub> pin on assertion that an UV condition will be tolerated before a TON_MAX_FAULT condition results. | R/W Word | Y | L11 | mS | Υ | 15.0<br>0xD3C0 | <u>56</u> | | TON_MAX_FAULT_RESPONSE | 0x63 | Action to be taken by the device when a TON_MAX_FAULT event is detected. | R/W Byte | Y | Reg | | Υ | 0xB8 | <u>62</u> | | TOFF_DELAY | 0x64 | Time from CONTROL pin and/or OPERATION command = OFF to $V_{OUT\_EN}$ pin = OFF. | R/W Word | Υ | L11 | mS | Y | 1.0<br>0xBA00 | <u>56</u> | | STATUS_BYTE | 0x78 | One byte summary of the unit's fault condition. | R Byte | Υ | Reg | | | NA | <u>65</u> | | STATUS_WORD | 0x79 | Two byte summary of the unit's fault condition. | R Word | Y | Reg | | | NA | <u>65</u> | | STATUS_VOUT | 0x7A | Output voltage fault and warning status. | R Byte | Υ | Reg | | | NA | <u>66</u> | | STATUS_IOUT | 0x7B | Output current fault and warning status. | R Byte | Υ | Reg | | | NA | <u>66</u> | | STATUS_INPUT | 0x7C | Input supply fault and warning status. | R Byte | N | Reg | | | NA | <u>66</u> | | STATUS_TEMPERATURE | 0x7D | External temperature fault and warning status for READ_TEMPERATURE_1. | R Byte | Y | Reg | | | NA | <u>67</u> | | STATUS_CML | 0x7E | Communication and memory fault and warning status. | R Byte | N | Reg | | | NA | <u>67</u> | | STATUS_MFR_SPECIFIC | 0x80 | Manufacturer specific fault and state information. | R Byte | Y | Reg | | | NA | <u>68</u> | | READ_VIN | 0x88 | Input supply voltage. | R Word | N | L11 | V | | NA | <u>70</u> | | READ_IIN | 0x89 | DC/DC converter input current. | R Word | Υ | L11 | Α | | NA | <u>70</u> | | READ_VOUT | 0x8B | DC/DC converter output voltage. | R Word | Υ | L16 | V | | NA | <u>70</u> | | READ_IOUT | 0x8C | DC/DC converter output current. | R Word | Υ | L11 | Α | | NA | <u>71</u> | | READ_TEMPERATURE_1 | 0x8D | External diode junction temperature. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word | Y | L11 | °C | | NA | <u>71</u> | | READ_TEMPERATURE_2 | 0x8E | Internal junction temperature. | R Word | N | L11 | °C | | NA | <u>71</u> | | READ_POUT | 0x96 | DC/DC converter output power. | R Word | Υ | L11 | W | | NA | <u>71</u> | | READ_PIN | 0x97 | DC/DC converter input power. | R Word | Υ | L11 | W | | NA | <u>70</u> | | PMBUS_REVISION | 0x98 | PMBus revision supported by this device.<br>Current revision is 1.1. | R Byte | N | Reg | | | 0x11 | 83 | | USER_DATA_00 | 0xB0 | Manufacturer reserved for LTpowerPlay. | R/W Word | N | Reg | | Υ | NA | <u>83</u> | | USER_DATA_01 | 0xB1 | Manufacturer reserved for LTpowerPlay. | R/W Word | Υ | Reg | | Υ | NA | <u>83</u> | | USER_DATA_02 | 0xB2 | OEM Reserved. | R/W Word | N | Reg | | Υ | NA | <u>83</u> | | USER_DATA_03 | 0xB3 | Scratchpad location. | R/W Word | Υ | Reg | | Υ | 0x0000 | <u>83</u> | | USER_DATA_04 | 0xB4 | Scratchpad location. | R/W Word | N | Reg | | Υ | 0x0000 | <u>83</u> | | MFR_LTC_RESERVED_1 | 0xB5 | Manufacturer reserved. | R/W Word | Υ | Reg | | Υ | NA | <u>83</u> | | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE:<br>FLOAT<br>HEX | REF<br>PAGE | |-------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|-----------------------------------|-------------| | MFR_T_SELF_HEAT | 0xB8 | Calculated temperature rise due to self-<br>heating of output current sense device above<br>value measured by external temperature<br>sensor. | R Word | Y | L11 | °C | | NA | <u>54</u> | | MFR_IOUT_CAL_GAIN_TAU_<br>INV | 0xB9 | Inverse of time constant for Mfr_t_self_heat changes scaled by 4 • t_CONV_SENSE. | R/W Word | Υ | L11 | | Y | 0.0<br>0x8000 | <u>54</u> | | MFR_IOUT_CAL_GAIN_THETA | 0xBA | Thermal resistance from inductor core to point measured by external temperature sensor. | R/W Word | Y | L11 | °C/W | Y | 0.0<br>0x8000 | <u>54</u> | | MFR_READ_IOUT | 0xBB | Alternate data format for READ_IOUT. One LSB = 2.5mA. | R Word | Y | CF | 2.5mA | | NA | <u>72</u> | | MFR_LTC_RESERVED_2 | 0xBC | Manufacturer reserved. | R/W Word | Υ | Reg | | | NA | <u>83</u> | | MFR_EE_UNLOCK | 0xBD | Unlock user EEPROM for access by MFR_<br>EE_ERASE and MFR_EE_DATA commands. | R/W Byte | N | Reg | | | NA | <u>46</u> | | MFR_EE_ERASE | 0xBE | Initialize user EEPROM for bulk programming by MFR_EE_DATA. | R/W Byte | N | Reg | | | NA | <u>46</u> | | MFR_EE_DATA | 0xBF | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W Word | N | Reg | | | NA | <u>46</u> | | MFR_EIN | 0xC0 | Input Energy data bytes. | R Block | N | Reg | | | NA | <u>48</u> | | MFR_EIN_CONFIG | 0xC1 | Configuration register for energy and input current. | R/W Byte | N | Reg | | Y | 0x00 | 49 | | MFR_SPECIAL_LOT | 0xC2 | Customer dependent codes that identify the factory programmed user configuration stored in EEPROM. Contact factory for default value. | R Byte | Y | Reg | | Y | NA | 83 | | MFR_IIN_CAL_GAIN_TC | 0xC3 | Temperature coefficient applied to IIN_CAL_GAIN. | R/W Word | N | CF | ppm | Y | 0x0000 | <u>50</u> | | MFR_IIN_PEAK | 0xC4 | Maximum measured value of READ_IIN | R Word | Υ | L11 | Α | | NA | <u>71</u> | | MFR_IIN_MIN | 0xC5 | Minimum measured value of READ_IIN. | R Word | Υ | L11 | Α | | NA | <u>71</u> | | MFR_PIN_PEAK | 0xC6 | Maximum measured value of READ_PIN. | R Word | Υ | L11 | W | | NA | <u>71</u> | | MFR_PIN_MIN | 0xC7 | Minimum measured value of READ_PIN. | R Word | Υ | L11 | W | | NA | <u>71</u> | | MFR_COMMAND_PLUS | 0xC8 | Alternate access to block read and other data. Commands for all additional hosts. | R/W Word | N | Reg | | | | <u>31</u> | | MFR_DATA_PLUS0 | 0xC9 | Alternate access to block read and other data. Data for additional host 0. | R/W Word | N | Reg | | | | <u>31</u> | | MFR_DATA_PLUS1 | 0xCA | Alternate access to block read and other data. Data for additional host 1. | R/W Word | N | Reg | | | | <u>31</u> | | MFR_CONFIG_LTC2975 | 0xD0 | Configuration bits that are channel specific. | R/W Word | Υ | Reg | | Υ | 0x0080 | <u>36</u> | | MFR_CONFIG_ALL_LTC2975 | 0xD1 | Configuration bits that are common to all pages. | R/W Word | N | Reg | | Y | 0x0F7B | <u>43</u> | | MFR_FAULTB0_PROPAGATE | 0xD2 | Configuration that determines if a channel's faulted off state is propagated to the FAULTBO pin. | R/W Byte | Y | Reg | | Y | 0x00 | <u>63</u> | | MFR_FAULTB1_PROPAGATE | 0xD3 | Configuration that determines if a channel's faulted off state is propagated to the FAULTB1 pin. | R/W Byte | Y | Reg | | Y | 0x00 | <u>63</u> | | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE:<br>FLOAT<br>HEX | REF<br>PAGE | |-----------------------------------|-------------|----------------------------------------------------------------------------------------------------------------|-----------|-------|----------------|-------|--------|-----------------------------------|-------------| | MFR_PWRGD_EN | 0xD4 | Configuration that maps WDI/RESETB status and individual channel power good to the PWRGD pin. | R/W Word | N | Reg | | Y | 0x0000 | <u>57</u> | | MFR_FAULTB0_RESPONSE | 0xD5 | Action to be taken by the device when the FAULTBO pin is asserted low. | R/W Byte | N | Reg | | Y | 0x00 | <u>63</u> | | MFR_FAULTB1_RESPONSE | 0xD6 | Action to be taken by the device when the FAULTB1 pin is asserted low. | R/W Byte | N | Reg | | Y | 0x00 | <u>63</u> | | MFR_IOUT_PEAK | 0xD7 | Maximum measured value of READ_IOUT. | R Word | Υ | L11 | Α | | NA | <u>73</u> | | MFR_IOUT_MIN | 0xD8 | Minimum measured value of READ_IOUT. | R Word | Υ | L11 | Α | | NA | <u>73</u> | | MFR_CONFIG2_LTC2975 | 0xD9 | Configuration bits that are channel specific | R/W Byte | N | Reg | | Υ | 0x00 | <u>38</u> | | MFR_CONFIG3_LTC2975 | 0xDA | Configuration bits that are channel specific | R/W Byte | N | Reg | | Υ | 0x00 | <u>39</u> | | MFR_RETRY_DELAY | 0xDB | Retry interval during FAULT retry mode. | R/W Word | N | L11 | mS | Y | 200<br>0xF320 | <u>62</u> | | MFR_RESTART_DELAY | 0xDC | Delay from actual CONTROL active edge to virtual CONTROL active edge. | R/W Word | N | L11 | mS | Y | 400<br>0xFB20 | <u>57</u> | | MFR_VOUT_PEAK | 0xDD | Maximum measured value of READ_VOUT. | R Word | Υ | L16 | ٧ | | NA | <u>73</u> | | MFR_VIN_PEAK | 0xDE | Maximum measured value of READ_VIN. | R Word | N | L11 | ٧ | | NA | <u>73</u> | | MFR_TEMPERATURE_1_PEAK | 0xDF | Maximum measured value of READ_<br>TEMPERATURE_1. | R Word | Y | L11 | °C | | NA | <u>73</u> | | MFR_DAC | 0xE0 | Manufacturer register that contains the code of the 10-bit DAC. | R/W Word | Υ | Reg | | | 0x0000 | <u>51</u> | | MFR_POWERGOOD_<br>ASSERTION_DELAY | 0xE1 | Power-good output assertion delay. | R/W Word | N | L11 | mS | Y | 100<br>0xEB20 | <u>58</u> | | MFR_WATCHDOG_T_FIRST | 0xE2 | First watchdog timer interval. | R/W Word | N | L11 | mS | Y | 0<br>0x8000 | <u>58</u> | | MFR_WATCHDOG_T | 0xE3 | Watchdog timer interval. | R/W Word | N | L11 | mS | Y | 0<br>0x8000 | <u>58</u> | | MFR_PAGE_FF_MASK | 0xE4 | Configuration defining which channels respond to global page commands (PAGE=0xFF). | R/W Byte | N | Reg | | Y | 0x0F | <u>30</u> | | MFR_PADS | 0xE5 | Current state of selected digital I/O pads. | R/W Word | N | Reg | | | NA | <u>68</u> | | MFR_I2C_BASE_ADDRESS | 0xE6 | Base value of the I <sup>2</sup> C/SMBus address byte. | R/W Byte | N | Reg | | Υ | 0x5C | <u>31</u> | | MFR_SPECIAL_ID | 0xE7 | Manufacturer code for identifying the LTC2975. | R Word | N | Reg | | Y | 547<br>0x0223 | 83 | | MFR_IIN_CAL_GAIN | 0xE8 | The nominal resistance of the input current sense element in $m\Omega$ . | R/W Word | N | L11 | mΩ | Y | 1.0<br>0xBA00 | <u>49</u> | | MFR_VOUT_DISCHARGE_<br>THRESHOLD | 0xE9 | Coefficient used to multiply VOUT_<br>COMMAND in order to determine V <sub>OUT</sub> off<br>threshold voltage. | R/W Word | Υ | L11 | | Y | 2.0<br>0xC200 | <u>51</u> | | MFR_FAULT_LOG_STORE | 0xEA | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N | | | | NA | <u>74</u> | | MFR_FAULT_LOG_RESTORE | 0xEB | Command a transfer of the fault log previously stored in EEPROM back to RAM. | Send Byte | N | | | | NA | <u>74</u> | | MFR_FAULT_LOG_CLEAR | 0xEC | Initialize the EEPROM block reserved for fault logging and clear any previous fault logging locks. | Send Byte | N | | | | NA | <u>75</u> | ## **Summary Table** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE:<br>FLOAT<br>HEX | REF<br>PAGE | |------------------------|-------------|--------------------------------------------------------------------------------------------------|----------|-------|----------------|--------|--------|-----------------------------------|-------------| | MFR_FAULT_LOG_STATUS | 0xED | Fault logging status. | R Byte | N | Reg | | Υ | NA | <u>75</u> | | MFR_FAULT_LOG | 0xEE | Fault log data bytes. This sequentially retrieved data is used to assemble a complete fault log. | R Block | N | Reg | | Y | NA | <u>75</u> | | MFR_COMMON | 0xEF | Manufacturer status bits that are common across multiple LTC chips. | R Byte | N | Reg | | | NA | <u>69</u> | | MFR_IOUT_CAL_GAIN_TC | 0xF6 | Temperature coefficient applied to IOUT_<br>CAL_GAIN. | R/W Word | Y | CF | ppm | Y | 0x0000 | <u>53</u> | | MFR_RETRY_COUNT | 0xF7 | Retry count for all faulted off conditions that enable retry. | R/W Byte | N | Reg | | Y | 0x07 | <u>62</u> | | MFR_TEMP_1_GAIN | 0xF8 | Inverse of external diode temperature non ideality factor. One LSB = $2^{-14}$ . | R/W Word | Y | CF | | Y | 1<br>0x4000 | <u>54</u> | | MFR_TEMP_1_OFFSET | 0xF9 | Offset value for the external temperature. | R/W Word | Y | L11 | °C | Y | 0<br>0x8000 | <u>54</u> | | MFR_IOUT_SENSE_VOLTAGE | 0xFA | Absolute value of $V_{ISENSEP} - V_{ISENSEM}$ . One LSB = 3.05 $\mu$ V. | R Word | Y | CF | 3.05µV | | NA | <u>73</u> | | MFR_VOUT_MIN | 0xFB | Minimum measured value of READ_VOUT. | R Word | Υ | L16 | V | | NA | <u>73</u> | | MFR_VIN_MIN | 0xFC | Minimum measured value of READ_VIN. | R Word | N | L11 | V | | NA | <u>73</u> | | MFR_TEMPERATURE_1_MIN | 0xFD | Minimum measured value of READ_<br>TEMPERATURE_1. | R Word | Υ | L11 | °C | | NA | <u>74</u> | #### **Data Formats** | L11 | Linear_5s_11s | PMBus data field b[15:0] Value = $Y \cdot 2^N$ where N = b[15:11] is a 5-bit two's complement integer and Y = b[10:0] is an 11-bit two's complement integer Example: READ_VIN = 10V For b[15:0] = 0xD280 = 1101_0010_1000_0000b Value = 640 $\cdot$ 2 <sup>-6</sup> = 10 See PMBus Spec Part II: Paragraph 7.1 | |-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L16 | Linear_16u | PMBus data field b[15:0] Value = Y • 2 <sup>N</sup> where Y = b[15:0] is an unsigned integer and N = Vout_mode_parameter is a 5-bit two's complement exponent that is hardwired to -13 decimal. Example: VOUT_COMMAND = 4.75V For b[15:0] = 0x9800 = 1001_1000_0000_0000b Value = 38912 • 2 <sup>-13</sup> = 4.75 See PMBus Spec Part II: Paragraph 8.3.1 | | Reg | Register | PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Register Description. | | CF | Custom Format | PMBus data field b[15:0] Value is defined in detailed PMBus Command Register Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | #### ADDRESSING AND WRITE PROTECT | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |----------------------|-------------|------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | PAGE | 0x00 | Channel or page currently selected for any command that supports paging. | R/W Byte | N | Reg | | | 0x00 | <u>29</u> | | WRITE_PROTECT | 0x10 | Level of protection provided by the device against accidental changes. | R/W Byte | N | Reg | | Y | 0x00 | <u>30</u> | | MFR_I2C_BASE_ADDRESS | 0xE6 | Base value of the I <sup>2</sup> C/SMBus address byte. | R/W Byte | N | Reg | | Υ | 0x5C | <u>31</u> | | MFR_PAGE_FF_MASK | 0xE4 | Configuration defining which channels respond to global page commands (PAGE=0xFF). | R/W Byte | N | Reg | | Y | 0x0F | <u>30</u> | | MFR_COMMAND_PLUS | 0xC8 | Alternate access to block read and other data. Commands for all additional hosts. | R/W Word | N | Reg | | | | <u>31</u> | | MFR_DATA_PLUS0 | 0xC9 | Alternate access to block read and other data. Data for additional host 0. | R/W Word | N | Reg | | | | <u>31</u> | | MFR_DATA_PLUS1 | 0xCA | Alternate access to block read and other data. Data for additional host 1. | R/W Word | N | Reg | | | | <u>31</u> | #### **PAGE** The LTC2975 has four pages that correspond to the four DC/DC converter channels that can be managed. Each DC/DC converter channel can be uniquely programmed by first setting the appropriate page. Setting PAGE = 0xFF allows a simultaneous write to all pages for PMBus commands that support global page programming. The only commands that support PAGE = 0xFF are CLEAR\_FAULTS, OPERATION and ON\_OFF\_CONFIG. See MFR\_PAGE\_FF\_MASK for additional options. Reading any paged PMBus register with PAGE = 0xFF returns unpredictable data and will trigger a CML fault. Writes to pages that do not support PAGE = 0xFF with PAGE = 0xFF will be ignored and generate a CML fault. #### **PAGE Data Contents** | BIT(S) | SYMBOL | OPERATION | |--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:0] | Page | Page operation. | | | | 0x00: All PMBus commands address channel/page 0. | | | | 0x01: All PMBus commands address channel/page 1. | | | | 0x02: All PMBus commands address channel/page 2. | | | | 0x03: All PMBus commands address channel/page 3. | | | | 0xXX: All non specified values reserved. | | | | 0xFF: A single PMBus write/send to commands that support this mode will simultaneously address all channel/pages with MFR_PAGE_FF_MASK enabled. | ### WRITE\_PROTECT The WRITE\_PROTECT command provides protection against accidental programming of the LTC2975 command registers. All supported commands may have their parameters read, regardless of the WRITE\_PROTECT setting, and the EEPROM contents can also be read regardless of the WRITE\_PROTECT settings. There are two levels of protection: - Level 1: Nothing can be changed except the level of write protection itself. Values can be read from all pages. This setting can be stored to EEPROM. - Level 2: Nothing can be changed except for the level of protection, channel on/off state, and clearing of faults. Values can be read from all pages. This setting can be stored to EEPROM. #### **WRITE PROTECT Data Contents** | BIT(S) | SYMBOL | OPERATION | |--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:0] | Write_protect[7:0] | 1000_0000b: Level 1 Protection - Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, and STORE_USER_ALL commands. | | | | 0100_0000b: Level 2 Protection – Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, STORE_USER_ALL, OPERATION, MFR_PAGE_FF_MASK and CLEAR_FAULTS commands. | | | | 0000_0000b: Enable writes to all commands. | | | | xxxx_xxxxb: All other values reserved. | #### WRITE-PROTECT Pin The WP pin allows the user to write-protect the LTC2975's configuration registers. The WP pin is active high, and when asserted it provides Level 2 protection: all writes are disabled except to the WRITE\_PROTECT, PAGE, MFR\_EE\_UNLOCK, STORE\_USER\_ALL, OPERATION, MFR\_PAGE\_FF\_MASK and CLEAR\_FAULTS commands. The most restrictive setting between the WP pin and WRITE\_PROTECT command will override. For example if WP = 1 and WRITE\_PROTECT = 0x80, then the WRITE\_PROTECT command overrides, since it is the most restrictive. #### MFR\_PAGE\_FF\_MASK The MFR\_PAGE\_FF\_MASK command is used to select which channels respond when the global page command (PAGE = 0xFF) is in use. #### MFR PAGE FF MASK Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|------------------------|---------------------------------------------------------------| | b[7:4] | Reserved | Always returns 0000b | | b[3] | Mfr_page_ff_mask_chan3 | Channel 3 masking of global page command (PAGE=0xFF) accesses | | | | 0 = ignore global page command accesses | | | | 1 = fully respond to global page command accesses | | b[2] | Mfr_page_ff_mask_chan2 | Channel 2 masking of global page command (PAGE=0xFF) accesses | | | | 0 = ignore global page command accesses | | | | 1 = fully respond to global page command accesses | | b[1] | Mfr_page_ff_mask_chan1 | Channel 1 masking of global page command (PAGE=0xFF) accesses | | | | 0 = ignore global page command accesses | | | | 1 = fully respond to global page command accesses | 2975 #### MFR PAGE FF MASK Data Contents | BIT(S) | SYMBOL | OPERATION | | | | |--------|------------------------|-----------------------------------------------------------------|--|--|--| | b[0] | Mfr_page_ff_mask_chan0 | Channel 0 masking of global page command (PAGE = 0xFF) accesses | | | | | | | 0 = ignore global page command accesses | | | | | | | 1 = fully respond to global page command accesses | | | | #### MFR 12C BASE ADDRESS The MFR\_I2C\_BASE\_ADDRESS command determines the base value for the $I^2$ C/SMBus address byte. Offsets of 0 to 8 are added to this base address to generate the device $I^2$ C/SMBus address. The part responds to the device address. For example, with the factory default MFR\_I2C\_BASE\_ADDRESS of 5C, with both ASEL1 and ASEL0 High (Offset N=2), the device address would be 0x5C+2 = 0x5E. #### MFR\_I2C\_BASE\_ADDRESS Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------| | b[7] | Reserved | Read only, always returns 0. | | b[6:0] | I2C_base_address | This 7-bit value determines the base value of the 7-bit I <sup>2</sup> C/SMBus address. See Device Address in the Operation section. | #### MFR\_COMMAND\_PLUS ### MFR\_DATA\_PLUSO and MFR\_DATA\_PLUS1 ### MFR\_STATUS\_PLUSO, and MFR\_STATUS\_PLUS1 Similar to the PAGE register, these registers allow the user to indirectly address memory. These registers are useful to advanced users for reading or writing memory as described below. Command Plus operations use a sequence of word commands to support the following: - An alternate method for reading block data using sequential standard word reads. - A peek operation that allows up to two additional hosts to read an internal register using PMBus word protocol where each host has a unique page. - A poke operation that allows up to two additional hosts to write an internal register using PMBus word protocol where each host has a unique page. - Peek, Poke and Command Plus block reads do not interfere with normal PMBus accesses or page values set by PAGE. This enables multi master support for up to 3 hosts. #### MFR\_COMMAND\_PLUS Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-------------------------------|-------------------------------------------------------------------------------------------| | b[15] | Mfr_command_plus_<br>reserved | Reserved. Always returns 0. | | b[14] | Mfr_command_plus_id | Command plus host ID | | | | 0: Mfr_command_plus pointer and page are cached and used for all Mfr_data_plus0 accesses. | | | | 1: Mfr_command_plus pointer and page are cached and used for all Mfr_data_plus1 accesses. | #### MFR\_COMMAND\_PLUS Data Contents | b[13:9] | Mfr_command_plus_page | Page to be used when peeking or poking via Mfr_data_plus0 or Mfr_data_plus1. Allowed values are 0 through 3. This page value is cached separately for Mfr_data_plus0 and Mfr_data_plus1 based on the value of Mfr_command_plus_id when this register is written. | |---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[8:0] | Mfr_command_plus_<br>pointer | Internal memory location accessed by Mfr_data_plus0 or Mfr_data_plus1. Mfr_data_plus0 and Mfr_data_plus1 pointers are cached separately. Legal values are listed in the CMD Code column of the PMBus COMMAND SUMMARY table. All other values are reserved, except for the special poke enable/disable values listed in the Enabling And Disabling Poke Operations section, and the command values listed below for Mfr_status_plus0 and Mfr_status_plus1. | #### MFR DATA PLUSO and MFR DATA PLUS1 Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[15:0] | Mfr_data_plus0<br>Mfr_data_plus1 | A read from this register returns data referenced by the last matching Mfr_command_plus write. More specifically, writes to Mfr_command_plus by host 0 update Mfr_data_plus0, and writes to Mfr_command_plus by host1 update Mfr_data_plus1. Multiple sequential reads while pointer = Mfr_fault_Log return the complete contents of the block read buffer. Block reads beyond the end of buffer return zeros. | | | | A write to this register will transfer the data to the location referenced by the last matching Mfr_command_plus_pointer when the Poke operation protocol described in the Poke Operation Using Mfr_data_plus0 section is followed. | #### MFR\_STATUS\_PLUSO and MFR\_STATUS\_PLUS1 Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:2] | Reserved | | | b[1] | Mfr_status_plus_block_ | Status of most recent block peek for matching host. | | | peek_failed0 | 0: Last block peek was not aborted. | | | Mfr_status_plus_block_<br>peek_failed1 | 1: Last block peek was aborted due to an intervening fault log EEPROM write, MFR_FAULT_LOG_STORE command, or standard PMBus block read of MFR_FAULT_LOG. The intervening operation is always completed cleanly. | | b[0] | Mfr_status_plus_poke_ | Status of most recent poke for matching host. | | | failed0 | 0: Last poke operation did not fail. | | | Mfr_status_plus_poke_<br>failed1 | 1: Last poke operation failed because pokes were not enabled as described in Enabling and Disabling Poke Operations section. | MFR\_STATUS\_PLUS0 is at command location 0x2C, and MFR\_STATUS\_PLUS1 is at command location 0x2D. These correspond to reserved PMBus command locations. These two status registers can only be read via Command Plus peeks. ### Reading Fault Log Using Command Plus and Mfr\_data\_plus0 Write Mfr\_command\_plus\_pointer = 0xEE with Mfr\_command\_plus\_page = 0 and Mfr\_command\_plus\_id = 0. Read data from Mfr\_data\_plus0; each read returns the next data word of the MFR\_FAULT\_LOG command: - The first word read is Byte\_count[15:0] = 0x00FF. - The next set of words read is the Preamble with 2 bytes packed into a word. Refer to the Fault Log section for details. - The next set of words read is the Cyclical Loop Data with 2 bytes per word. Refer to the Fault Log section for details. - Extra reads return zero. - Interleaved PMBus word and byte commands do not interfere with an ongoing Command Plus block read. - Interleaved PMBus block reads of MFR\_FAULT\_LOG will interrupt this command. Check status to be sure the data just read was all valid: - Write Mfr\_command\_plus\_pointer = 0x2C with Mfr\_command\_plus\_page = 0 and Mfr\_command\_plus\_id = 0. - Read data from Mfr\_data\_plus0 and confirm that Mfr\_status\_plus\_block\_peek\_failed0 = 0. ### Reading Energy Using MFR\_COMMAND\_PLUS and MFR\_DATA\_PLUSO Write Mfr\_command\_plus\_pointer = 0xC0 with Mfr\_command\_plus\_page = 0 and Mfr\_command\_plus\_id = 0. Read data from Mfr\_data\_plus\_0; each read returns the next data word of the MFR\_EIN command: - Byte\_count[15:0] = 0x000C - Energy\_value[15:0] - Energy\_value[31:16] - Energy\_value[47:32] - Energy\_time[15:0] - Energy\_time[31:16] - Energy\_time[47:32] ### Peek Operation Using Mfr\_data\_plus0 Internal words and bytes may be read using Command Plus: Write Mfr\_command\_plus\_pointer = CMD\_CODE with Mfr\_command\_plus\_page = page and Mfr\_command\_plus\_id = 0. The CMD\_CODE's are listed in the PMBus COMMAND SUMMARY table. Read data from Mfr\_data\_plus0. Data is always read using a word read. Byte data is returned with upper byte set to 0. ## **Enabling and Disabling Poke Operations** Poke operations to Mfr\_data\_plus0 are enabled by writing Mfr\_command\_plus = 0x0BF6. Poke operations to Mfr\_data\_plus0 are disabled by writing Mfr\_command\_plus = 0x01F6. Poke operations to Mfr\_data\_plus1 are enabled by writing Mfr\_command\_plus = 0x4BF6. Poke operations to Mfr\_data\_plus1 are disabled by writing Mfr\_command\_plus = 0x41F6. ## Poke Operation Using Mfr\_data\_plus0 Internal words and bytes may be written using Command Plus: Enable poke access for Mfr\_data\_plus0. This need only be done once after a power-up or WDI reset. $Write\ Mfr\_command\_plus\_pointer = CMD\_CODE\ with\ Mfr\_command\_plus\_page = page\ and\ Mfr\_command\_plus\_id = 0.$ The CMD\_CODEs are listed in the PMBus COMMAND SUMMARY table. Write the new data value to MFR\_DATA\_PLUS0 Optionally check status to be sure data was written as desired: - Write Mfr\_command\_plus\_pointer = 0x2C with Mfr\_command\_plus\_page = 0 and Mfr\_command\_plus\_id = 0. - Read data from Mfr\_data\_plus0 and confirm that Mfr\_status\_plus\_poke\_failed0 = 0. ### Command Plus Operations Using Mfr\_data\_plus1 All the previous operations may be accessed via Mfr\_data\_plus1 by substituting Mfr\_command\_plus\_id value with a 1. Poke operations must be enabled for Mfr\_data\_plus1. ### ON/OFF CONTROL, MARGINING AND CONFIGURATION | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |------------------------|-------------|----------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | OPERATION | 0x01 | Operating mode control. On/Off, Margin<br>High and Margin Low. | R/W Byte | Y | Reg | | Y | 0x00 | <u>34</u> | | ON_OFF_CONFIG | 0x02 | CONTROL pin and PMBus on/off command setting. | R/W Byte | Υ | Reg | | Υ | 0x1E | <u>35</u> | | MFR_CONFIG_LTC2975 | 0xD0 | Configuration bits that are channel specific. | R/W Word | Υ | Reg | | Υ | 0x0080 | <u>36</u> | | MFR_CONFIG2_LTC2975 | 0xD9 | Configuration bits that are channel specific | R/W Byte | N | Reg | | Υ | 0x00 | <u>38</u> | | MFR_CONFIG3_LTC2975 | 0xDA | Configuration bits that are channel specific | R/W Byte | N | Reg | | Υ | 0x00 | <u>39</u> | | MFR_CONFIG_ALL_LTC2975 | 0xD1 | Configuration bits that are common to all pages. | R/W Word | N | Reg | | Y | 0x0F7B | 43 | #### **OPERATION** The OPERATION command is used to turn the unit on and off in conjunction with the CONTROL pin and ON\_OFF\_CONFIG. This command register responds to the global page command (PAGE = 0xFF). The contents and functions of the data byte are shown in the following tables. A minimum $t_{OFF\_MIN}$ wait time must be observed between any OPERATION commands used to turn the unit off and then back on to give the ADC telemetry loop time to complete a full cycle. #### **OPERATION Data Contents (On off config use pmbus = 1)** | SYMBOL | Action | Operation_control[1:0] | Operation_margin[1:0] | Operation_fault[1:0] | Reserved (read only) | |----------|------------------------------------------------------------|------------------------|-----------------------|----------------------|----------------------| | BITS | | b[7:6] | b[5:4] | b[3:2] | b[1:0] | | | Turn off immediately | 00 | XX | XX | 00 | | | Sequence on | 10 | 00 | XX | 00 | | | Margin low (ignore faults and warnings) | 10 | 01 | 01 | 00 | | | Margin low | 10 | 01 | 10 | 00 | | | Margin high (ignore faults and warnings | 10 | 10 | 01 | 00 | | | Margin high | 10 | 10 | 10 | 00 | | FUNCTION | Sequence off with margin to nominal | 01 | 00 | XX | 00 | | | Sequence off with margin low (ignore faults and warnings) | 01 | 01 | 01 | 00 | | | Sequence off with margin low | 01 | 01 | 10 | 00 | | | Sequence off with margin high (ignore faults and warnings) | 01 | 10 | 01 | 00 | | | Sequence off with margin high | 01 | 10 | 10 | 00 | | | Reserved | | All remaining co | mbinations | | 29751 OPERATION Data Contents (On\_off\_config\_use\_pmbus = 0) On or Off | SYMBOL | Action | Operation_control[1:0] | Operation_margin[1:0] | Operation_fault[1:0] | Reserved (read only) | |----------|-----------------------------------------|----------------------------|-----------------------|----------------------|----------------------| | BITS | | b[7:6] | b[5:4] | b[3:2] | b[1:0] | | FUNCTION | Output at nominal | 00, 01 or 10 | 00 | XX | 00 | | | Margin low (ignore faults and warnings) | 00, 01 or 10 | 01 | 01 | 00 | | | Margin low | 00, 01 or 10 | 01 | 10 | 00 | | | Margin high (ignore faults and warnings | 00, 01 or 10 | 10 | 01 | 00 | | | Margin high | 00, 01 or 10 | 10 | 10 | 00 | | | Reserved | All remaining combinations | | | | ### ON\_OFF\_CONFIG The ON\_OFF\_CONFIG command configures the combination of CONTROL pin input and PMBus commands needed to turn the LTC2975 on/off, including the power-on behavior, as shown in the following table. This command register responds to the global page command (PAGE = 0xFF). After the part has initialized, an additional comparator monitors VIN\_SNS. The VIN\_ON threshold must be exceeded before the output power sequencing can begin. After $V_{IN}$ is initially applied, the part will typically require $t_{INIT}$ to initialize and begin the TON\_DELAY timer. The readback of voltages and currents may require an additional wait for $t_{UPDATE\_ADC}$ . A minimum $t_{OFF\_MIN}$ wait time must be observed for any CONTROL pin used toggle to turn the unit off and then back on.. #### **ON OFF CONFIG Data Contents** | BIT(S) | SYMBOL | OPERATION | |--------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:5] | Reserved | Don't care. Always returns 0. | | b[4] | On_off_config_controlled_on | Control default autonomous power up operation. | | | | 0: Unit powers up regardless of the CONTROL pin or OPERATION value. Unit always powers up with sequencing. To turn unit on without sequencing, set TON_DELAY = 0. | | | | 1: Unit does not power up unless commanded by the CONTROL pin and/or the OPERATION command on the serial bus. If On_off_config[3:2] = 00, the unit never powers up. | | b[3] | On_off_config_use_pmbus | Controls how the unit responds to commands received via the serial bus. | | | | 0: Unit ignores the Operation_control[1:0]. | | | | 1: Unit responds to Operation_control[1:0]. Depending on On_off_config_use_control, the unit may also require the CONTROL pin to be asserted for the unit to start. | | b[2] | On_off_config_use_control | Controls how unit responds to the CONTROL pin. | | | | 0: Unit ignores the CONTROL pin. | | | | 1: Unit requires the CONTROL pin to be asserted to start the unit. Depending on On_off_config_use_pmbuS the OPERATION command may also be required to instruct the device to start. | | b[1] | Reserved | Not supported. Always returns 1. | | b[0] | On_off_config_control_fast_off | CONTROL pin turn off action when commanding the unit to turn off | | | | 0: Use the programmed TOFF_DELAY. | | | | 1: Turn off the output and stop transferring energy as quickly as possible. The device does not sink current in order to decrease the output voltage fall time. | ## MFR\_CONFIG\_LTC2975 This command is used to configure various manufacturer specific operating parameters for each channel. #### MFR CONFIG LTC2975 Data Contents | BIT(S) | SYMBOL | OPERATION | | |----------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | b[15] | Reserved | Don't care. Always returns 0. | | | b[14] | Mfr_config_cascade_on | Configures channel's control pin for cascade sequence ON. There is no provision for cascade sequence OFF. See description for time based sequence OFF options. | | | b[13:12] | Mfr_config_controln_sel[1:0] | Selects the active control pin input (CONTROLO, CONTROL1, CONTROL2 or CONTROL3) for this channel. 0: Select CONTROL0 pin. 1: Select CONTROL1 pin. 2: Select CONTROL2 pin. 3: Select CONTROL3 pin. | | | b[11] | Mfr_config_fast_servo_off | Disables fast servo when margining or trimming output voltages: 0: fast-servo enabled. 1: fast-servo disabled. | | | b[10] | Mfr_config_supervisor_resolution | Selects voltage supervisor resolution: 0: high resolution = 4mV / LSB, range for V <sub>VSENSEP,n</sub> – V <sub>VSENSEM,n</sub> is 0 to 3.8V 1: low resolution = 8mV / LSB, range for V <sub>VSENSEP,n</sub> – V <sub>VSENSEM,n</sub> is 0 to 6.0V | | | b[9:8] | Reserved | Always returns 0. | | | b[7] | Mfr_config_servo_continuous | Select whether the UNIT should continuously servo VOUT after it has reached a new margin or nominal target. Only applies when Mfr_ config _dac_mode = 00b. 0: Do not continuously servo VOUT after reaching initial target. 1: Continuously servo VOUT to target. | | | b[6] | Mfr_config_servo_on_warn | Control re-servo on warning feature. Only applies when Mfr_ config _dac_mode = 00b and Mfr_config_ servo_continuous = 0. 0: Do not allow the unit to re-servo when a VOUT warning threshold is met or exceeded. 1: Allow the unit to re-servo VOUT to nominal target if VOUT ≥ V(Vout_ov_warn_limit) or VOUT ≤ V(Vout_uv_warn_limit). | | | b[5:4] | Mfr_config_dac_mode | Determines how DAC is used when channel is in the ON state and TON_RISE has elapsed. 00: Soft-connect (if needed) and servo to target. 01: DAC not connected. 10: DAC connected immediately using value from MFR_DAC command. If this is the configuration after reset or RESTORE_USER_ALL, MFR_DAC will be undefined and must be written to desired value. 11: DAC is soft-connected. After soft-connect is complete MFR_DAC may be written. | | | b[3] | Mfr_config_vo_en_wpu_en | V <sub>OUT_EN</sub> pin charge pumped, current-limited pull-up enable. 0: Disable weak pull-up. V <sub>OUT_EN</sub> pin driver is three-stated when channel is on. 1: Use weak current-limited pull-up on V <sub>OUT_EN</sub> pin when the channel is on. | | | b[2] | Mfr_config_vo_en_wpd_en | V <sub>OUT_EN</sub> pin charge-pumped, current-limited pull-down enable. 0: Use a fast N-channel device to pull down V <sub>OUT_EN</sub> pin when the channel is off for any reason. 1: Use weak current-limited pull-down to discharge V <sub>OUT_EN</sub> pin when channel is off due to soft stop by the CONTROL pin and/or OPERATION command. If the channel is off due to a fault, use the fast pull-down on the V <sub>OUT_EN</sub> pin. | | #### MFR CONFIG LTC2975 Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|---------------------|-----------------------------------------------------------------| | b[1] | Mfr_config_dac_gain | DAC buffer gain. | | | | 0: Select DAC buffer gain dac_gain_0 (1.38V full-scale) | | | | 1: Select DAC buffer gain dac_gain_1 (2.65V full-scale) | | b[0] | Mfr_config_ dac_pol | DAC output polarity. | | | | 0: Encodes negative (inverting) DC/DC converter trim input. | | | | 1: Encodes positive (non-inverting) DC/DC converter trim input. | ### Cascade Sequence ON with Time-Based Sequence OFF Cascade sequence ON allows a master power supply to sequence on a series of slave supplies by connecting each power supply's power good output to the control pin of the next power supply in the chain. Please note that the power good signal is that of the power supply and not derived from the LTC2975's internal power good processing. Power good based cascade sequence OFF is not supported, OFF sequencing must be managed using immediate or time based sequence OFF. See also Tracking Based Sequencing section. Cascade sequence ON is illustrated in Figure 15. For each slave channel Mfr\_config\_cascade\_on is asserted high and the associated control input is connected to the power good output of the previous power supply. In this configuration each slave channel's startup is delayed until the previous supply has powered up. Cascade sequence OFF is not directly supported. Options for reversing the sequence when turning the supplies off include: - Using the OPERATION command to turn off all the channels with an appropriate off delay. - Using the FAULT pin to bring all the channels down immediately or in sequence with an appropriate off delay. Figure 15. LTC2975 Configured to Cascade Sequence ON and Time-Base Sequence OFF Figure 16. Cascade Sequence ON with Time Based Sequence Down on FAULTO When asserted, Mfr\_config\_cascade\_on enables a slave channel to honor fault retries even when its control pin is low. Additionally, if the system has faulted off after zero or a finite number of retries, an OPERATION command may be used to turn all cascade channels off then on to clear the faulted off state when the slave's control pin is low. For this reason we refer to the control pin as being redefined as a sequence pin. The waveform of Figure 16 illustrates cascade sequence ON and time based sequence OFF using the configuration illustrated in Figure 15. In this example the FAULTB0 pin is used as a broadcast off signal. Turning the system off with the FAULTB0 requires all slave channels to be configured with Mfr\_faultb0\_response\_chann asserted high. After the system is turned off, the LTC2975 will assert ALERTB with all slave channels indicating a Status\_mfr\_fault0\_in event. ### MFR CONFIG2 LTC2975 This command register determines whether $V_{OUT}$ overvoltage or overcurrent faults from a given channel cause the AUXFAULTB pin to be pulled low. #### MFR CONFIG2 LTC2975 Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|----------------------------------|--------------------------------------------| | b[7] | Mfr_auxfaultb_oc_fault_response_ | Response to channel 3 IOUT_OC_FAULT. | | | chan3 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | | b[6] | Mfr_auxfaultb_oc_fault_response_ | Response to channel 2 IOUT_OC_FAULT. | | | chan2 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | | b[5] | Mfr_auxfaultb_oc_fault_response_ | Response to channel 1 IOUT_OC_FAULT. | | | chan1 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | | b[4] | Mfr_auxfaultb_oc_fault_response_ | Response to channel 0 IOUT_OC_FAULT. | | | chan0 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | | b[3] | Mfr_auxfaultb_ov_fault_response_ | Response to channel 3 VOUT_OV_FAULT. | | | chan3 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | LINEAR 2975 # MFR\_CONFIG2\_LTC2975 Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|----------------------------------|--------------------------------------------| | b[2] | Mfr_auxfaultb_ov_fault_response_ | Response to channel 2 VOUT_OV_FAULT. | | | chan2 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | | b[1] | Mfr_auxfaultb_ov_fault_response_ | Response to channel 1 VOUT_OV_FAULT. | | | chan1 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | | b[0] | Mfr_auxfaultb_ov_fault_response_ | Response to channel 0 VOUT_OV_FAULT. | | | chan0 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | 0 = Do not pull AUXFAULTB low. | # MFR\_CONFIG3\_LTC2975 This command register determines whether $V_{OUT}$ undercurrent faults from a given channel cause the AUXFAULTB pin to be pulled low. This command also allows tracking to be enabled on any channel. ### MFR CONFIG3 LTC2975 Data Contents | BIT(S) | SYMBOL | OPERATION | | | | | |-------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | b[7] | Mfr_auxfaultb_uc_fault_response_ | Response to channel 3 IOUT_UC_FAULT. | | | | | | | chan3 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | | | | | ) = Do not pull AUXFAULTB low. | | | | | | b[6] | Mfr_auxfaultb_uc_fault_response_ | Response to channel 2 IOUT_UC_FAULT. | | | | | | | chan2 | = Pull AUXFAULTB low via fast pull-down. | | | | | | | | 0 = Do not pull AUXFAULTB low. | | | | | | b[5] | Mfr_auxfaultb_uc_fault_response_ | Response to channel 1 IOUT_UC_FAULT. | | | | | | | chan1 | = Pull AUXFAULTB low via fast pull-down. | | | | | | | | 0 =Do not pull AUXFAULTB low. | | | | | | b[4] | Mfr_auxfaultb_uc_fault_response_ | Response to channel 0 IOUT_UC_FAULT. | | | | | | | chan0 | 1 = Pull AUXFAULTB low via fast pull-down. | | | | | | | | 0 = Do not pull AUXFAULTB low. | | | | | | b[3] Mfr_track_en_chan3 | | Select if channel 3 is a slave in a tracked power supply system. | | | | | | | | 0: Channel is not a slave in a tracked power supply system. | | | | | | | | 1: Channel is a slave in a tracked power supply system. Setting this bit disables UV and UC detection during TOFF_DELAY. | | | | | | b[2] | Mfr_track_en_chan2 | Select if channel 2 is a slave in a tracked power supply system. | | | | | | | | 0: Channel is not a slave in a tracked power supply system. | | | | | | | | 1: Channel is a slave in a tracked power supply system. Setting this bit disables UV and UC detection during TOFF_DELAY. | | | | | | b[1] | Mfr_track_en_chan1 | Select if channel 1 is a slave in a tracked power supply system. | | | | | | | | 0: Channel is not a slave in a tracked power supply system. | | | | | | | | 1: Channel is a slave in a tracked power supply system. Setting this bit disables UV and UC detection during TOFF_DELAY. | | | | | | b[0] | Mfr_track_en_chan0 | Select if channel 0 is a slave in a tracked power supply system. | | | | | | | | 0: Channel is not a slave in a tracked power supply system. | | | | | | | | 1: Channel is a slave in a tracked power supply system. Setting this bit disables UV and UC detection during TOFF_DELAY. | | | | | Figure 17. LTC2975 Configured to Control, Supervise and Monitor Power Supplies Equipped with Tracking Pin # Tracking Supplies On and Off The LTC2975 supports tracking power supplies that are equipped with a tracking pin and configured for tracking. A tracking power supply uses a secondary feedback terminal (TRACK) to allow its output voltage to be scaled to an external master voltage. Typically the external voltage is generated by the supply with the highest voltage in the system, which is fed to the slave track pins (see Figure 17). Supplies that track a master supply must be enabled before the master supply comes up and disabled after the master supply comes down. Enabling the slave supplies when the master is down requires supervisors monitoring the slaves to disable UV detection. Slave UC detection must also be disabled when the slaves are tracking the master down to prevent false UC events. All channels configured for tracking must track off together in response to a fault on any channel or any other condition that can bring one or more of the channels down. Prematurely disabling a slave channel via its RUN pin may cause that channel to shut down out of sequence (see Figure 20) An important feature of the LTC2975 is the ability to control, monitor and supervise DC/DC converters that are configured to track a master supply on and off. The LTC2975 supports the following tracking features: - Track channels on and off without issuing false UV/UC events when the slave channels are tracking up or down. - Track all channels down in response to a fault from a slave or master. - Track all channels down when VIN\_SNS drops below VIN\_OFF, share clock is held low or RESTORE\_USER\_ALL is issued. - Ability to reconfigure selected channels that are part of a tracking group to sequence up after the group has tracked up or sequence down before the group has tracked down. INTERPLEMENTAL TECHNOLOGY 2975f Figure 18. Control Pin Tracking All Supplies Up And Down Figure 19. Fault on Channel 1 Tracking All Supplies Down Figure 20. Improperly Configured Fault Response on Faulting Channel Disrupts Tracking # Tracking Implementation The LTC2975 supports tracking through the coordinated programing of Ton delay. Ton rise, Toff delay and Mfr track en chann. The master channel must be configured to turn on after all the slave channels have turned on and to turn off before all the slave channels turn off. Slaves that are enabled before the master will remain off until the tracking pin allows them to turn on. Slaves will be turned off via the tracking pin even though their run pin is still asserted. Ton rise must be extended on the slaves so that it ends relative to the rise of the TRACK pin and not the rise of the $V_{OUT-FN}$ pin. When Mfr\_track\_en\_chann is enabled the channel is reconfigured to: - Sequence down on fault, VIN OFF, SHARE CLK low or RESTORE USER ALL. - Ignore UV and UC during TOFF DELAY. Note that ignoring UV and UC during TON RISE and TON MAX FAULT always happens regardless of how this bit is set. The following example illustrates configuring an LTC2975 with one master channel and three slaves. Master channel 0 ``` TON DELAY = Ton delay master TON RISE = Ton rise master TOFF DELAY = Toff delay master Mfr track en chan0 = 0 ``` Slave channel n ``` TON DELAY = Ton delay slave TON RISE = Ton delay master + Ton rise slave TOFF DELAY = Toff delay master + T off delay slave Mfr_track_en_chan0 = 1 ``` ### Where: Ton delay master – Ton delay slave > RUN to TRACK setup time Toff\_delay\_slave > time for master supply to fall. The system response to a control pin toggle is illustrated in Figure 18. The system response to a UV fault on a slave channel is illustrated in Figure 19. #### MFR CONFIG ALL LTC2975 This command is used to configure parameters that are common to all channels on the IC. They may be set or reviewed from any PAGE setting. # MFR\_CONFIG\_ALL\_LTC2975 Data Contents | BIT(S) | SYMBOL | OPERATION | |------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[15:12] | Reserved | Don't care. Always returns 0. | | b[11] | Mfr_config_all_pwrgd_off_uses_uv | Selects PWRGD de-assertion source for all channels. | | | | 0: PWRGD is de-asserted based on V <sub>OUT</sub> being below or equal to POWER_GOOD_OFF. This option uses the ADC. Response time is approximately 100ms to 200ms. | | | | 1: PWRGD is de-asserted based on $V_{OUT}$ being below or equal to $VOUT\_UV\_LIMIT$ . This option uses the high speed supervisor. Response time is approximately 12 $\mu$ s. | | b[10] | Mfr_config_all_fast_fault_log | Controls number of ADC readings completed before transferring fault log memory to EEPROM. | | | | 0: All ADC telemetry values will be updated before transferring fault log to EEPROM. Slower. | | | | 1: Telemetry values will be transferred from fault log to EEPROM within 24ms after detecting fault. Faster. | | b[9] | Mfr_config_all_control3_pol | Selects active polarity of CONTROL3 pin | | | | 0: Active low (pull pin low to start unit). | | | | 1: Active high (pull pin high to start unit). | | b[8] | Mfr_config_all_control2_pol | Selects active polarity of CONTROL2 pin | | | | 0: Active low (pull pin low to start unit). | | | | 1: Active high (pull pin high to start unit). | | b[7] | Mfr_config_all_fault_log_enable | Enable fault logging to EEPROM in response to Fault. | | | | 0: Fault logging to EEPROM is disabled. | | | | 1: Fault logging to EEPROM is enabled. | | b[6] | Mfr_config_all_vin_on_clr_faults_en | Allow VIN_ON rising edge to clear all latched faults. | | | | 0: VIN_ON clear faults feature is disabled. | | | | 1: VIN_ON clear faults feature is enabled. | | b[5] | Mfr_config_all_control1_pol | Selects active polarity of CONTROL1 pin | | | | 0: Active low (pull pin low to start unit). | | | | 1: Active high (pull pin high to start unit). | | b[4] | Mfr_config_all_control0_pol | Selects active polarity of CONTROLO pin | | | | 0: Active low (pull pin low to start unit). | | | | 1: Active high (pull pin high to start unit). | | b[3] | Mfr_config_all_vin_share_enable | Allow this unit to hold Share-clock pin low when $V_{\text{IN}}$ has not risen above VIN_ON or has fallen below VIN_OFF. When enabled this unit will also turn all channels off in response to Share-clock being held low. | | | | 0: Share-clock inhibit is disabled. | | | | 1: Share-clock inhibit is enabled. | | b[2] | Mfr_config_all_pec_en | PMBus packet error checking enable. | | | | 0: PEC is accepted but not required. | | | | 1: PEC is enabled. | | b[1] | Mfr_config_all_longer_pmbus_timeout | Increase PMBus timeout interval by a factor of 8. Recommended for fault logging. | | | | 0: PMBus timeout is not multiplied by a factor of 8. | | | | 1: PMBus timeout is multiplied by a factor of 8. | | b[0] | Mfr_config_all_auxfaultb_wpu_dis | AUXFAULTB charge-pumped, current-limited pull-up disable. | | - <b>-</b> | , | 0: Use weak current-limited pull-up on AUXFAULTB after power-up, as long as no faults have forced AUXFAULTB off. | | | | 1: Disable weak pull-up. AUXFAULTB driver is three-stated after power-up as long as no faults have forced AUXFAULTB off. | ### PROGRAMMING USER EEPROM SPACE | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |------------------|-------------|-------------------------------------------------------------------------------------------------------------|-----------|-------|--------|-------|--------|------------------|-------------| | STORE_USER_ALL | 0x15 | Store entire operating memory to EEPROM. | Send Byte | N | | | | NA | <u>45</u> | | RESTORE_USER_ALL | 0x16 | Restore entire operating memory from EEPROM. | Send Byte | N | | | | NA | <u>45</u> | | MFR_EE_UNLOCK | 0xBD | Unlock user EEPROM for access by MFR_<br>EE_ERASE and MFR_EE_DATA commands. | R/W Byte | N | Reg | | | NA | <u>46</u> | | MFR_EE_ERASE | 0xBE | Initialize user EEPROM for bulk programming by MFR_EE_DATA. | R/W Byte | N | Reg | | | NA | <u>46</u> | | MFR_EE_DATA | 0xBF | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W Word | N | Reg | | | NA | <u>46</u> | ### STORE USER ALL and RESTORE USER ALL STORE\_USER\_ALL, RESTORE\_USER\_ALL commands provide access to User EEPROM space. Once a command is stored in User EEPROM, it will be restored with explicit restore command, when the part emerges from power-on reset after power is applied, or after toggling the Reset pin. While either of these commands is being processed, the part will indicate it is busy, see Response When Part Is Busy on page <u>47</u>. STORE\_USER\_ALL. Issuing this command will store all operating memory commands with a corresponding EEPROM memory location. RESTORE\_USER\_ALL. Issuing this command will restore all commands from EEPROM Memory. It is recommended that this command not be executed while a unit is enabled since all monitoring is suspended while the EEPROM is transferred to operating memory, and intermediate values from EEPROM may not be compatible with the values initially stored in operating memory. # **Bulk Programming the User EEPROM Space** The MFR\_EE\_UNLOCK, MFR\_EE\_ERASE and MFR\_EE\_DATA commands provide a method for 3rd party EEPROM programming houses and end users to easily program the LTC2975 independent of any order dependencies or delays between PMBus commands. All data transfers are directly to and from the EEPROM and do not affect the volatile RAM space currently configuring the device. The first step is to program a master reference part with the desired configuration. MFR\_EE\_UNLOCK and MFR\_EE\_DATA are then used to read back all the data in User EEPROM space as sequential words. This information is stored to the master programming HEX file. Subsequent parts may be cloned to match the master part using MFR\_EE\_UNLOCK, MFR\_EE\_ERASE and MFR\_EE\_DATA to transfer data from the master HEX file. These commands operate directly on the EEPROM independent of the part configurations stored in RAM space. During EEPROM access the part will indicate that it is busy as described below. In order to support simple programming fixtures the bulk programming features only uses PMBus word and byte commands. The MFR\_UNLOCK configures the appropriate access mode and resets an internal address pointer allowing a series of word commands to behave as a block read or write with the address pointer being incremented after each operation. PEC use is optional and is configured by the MFR\_EE\_UNLOCK operation. ### MFR EE UNLOCK The MFR\_EE\_UNLOCK command prevents accidental EEPROM access in normal operation and configures the required EEPROM bulk programming mode for bulk initialization, sequential writes, or reads. MFR\_EE\_UNLOCK augments the protection provided by write protect. Upon unlocking the part for the required operation, an internal address pointer is reset allowing a series of MFR\_EE\_DATA reads or writes to sequentially transfer data, similar to a block read or block write. The MFR\_EE\_UNLOCK command can clear or set PEC mode based on the desired level of error protection. An MFR\_EE\_UNLOCK sequence consists of writing two unlock codes using two byte-write commands. The following table documents the allowed sequences. Writing a non-supported sequence locks the part. Reading MFR\_EE\_UNLOCK returns the last byte written or zero if the part is locked. #### MFR EE UNLOCK Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:0] | Mfr_ee_unlock[7:0] | To unlock user EEPROM space for Mfr_ee_erase and Mfr_ee_data read or write operations with PEC allowed: Write 0x2b followed by 0xd4. | | | | To unlock user EEPROM space for Mfr_ee_erase and Mfr_ee_data read or write operations with PEC required: Write 0x2b followed by 0xd5. | | | | To unlock user and manufacturer EEPROM space for Mfr_ee_data read only operations with PEC allowed: Write 0x2b, followed by 0x91 followed by 0xe4. | | | | To unlock user and manufacturer EEPROM space for Mfr_ee_data read only operations with PEC required: Write 0x2b, followed by 0x91 followed by 0xe5. | #### MFR EE ERASE The MFR\_EE\_ERASE command is used to erase the entire contents of the user EEPROM space and configures this space to accept new program data. Writing values other than 0x2B will lock the part. Reads return the last value written. #### MFR EE ERASE Data contents | BIT(S) | SYMBOL | OPERATION | |--------|-------------------|-----------------------------------------------------------------------------------------------------------| | b[7:0] | Mfr_ee_erase[7:0] | To erase the user EEPROM space and configure to accept new data: | | | | 1) Use the appropriate Mfr_ee_unlock sequence to configure for Mfr_ee_erase commands with or without PEC. | | | | 2) Write 0x2B to Mfr_ee_erase. | | | | The part will indicate it is busy erasing the EEPROM by the mechanism detailed below. | #### MFR EE DATA The MFR\_EE\_DATA command allows the user to transfer data directly to or from the EEPROM without affecting RAM space. To read the user EEPROM space issue the appropriate Mfr\_ee\_unlock command and perform Mfr\_ee\_data reads until the EEPROM has been completely read. Extra reads will lock the part and return zero. The first read returns the 16-bit EEPROM packing revision ID that is stored in ROM. The second read returns the number of 16-bit words available; this is the number of reads or writes to access all memory locations. Subsequent reads return EEPROM data starting with lowest address. To write to the user EEPROM space issue the appropriate Mfr\_ee\_unlock and Mfr\_ee\_erase commands followed by successive Mfr\_ee\_data word writes until the EEPROM is full. Extra writes will lock the part. The first write is to the lowest address. Mfr\_ee\_data reads and writes must not be mixed. / LINEAR #### MFR EE DATA Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|------------------|----------------------------------------------------------------------------------------------------------| | b[7:0] | Mfr_ee_data[7:0] | To read user space | | | | 1) Use the appropriate Mfr_ee_unlock sequence to configure for Mfr_ee_data commands with or without PEC. | | | | 2) Read Mfr_ee_data[0] = PackingId (MFR Specific ID). | | | | 3) Read Mfr_ee_data[1] = NumberOfUserWords (total number of 16-bit word available). | | | | 4) Read Mfr_ee_data[2] through Mfr_ee_data[NumberOfWord+1] (User EEPROM data contents) | | | | To write user space | | | | 1) Initialize the user memory using the sequence described for the MFR_EE_ERASE command. | | | | 2) Use the appropriate Mfr_ee_unlock sequence to configure for Mfr_ee_data commands with or without PEC. | | | | 3) Write Mfr_ee_data[0] through Mfr_ee_data[NumberOfWord-1] (User EEPROM data content to be written) | | | | The part will indicate it is busy erasing the EEPROM by the mechanism detailed below. | # **Response When Part Is Busy** The part will indicate it is busy accessing the EEPROM by the following mechanism: - 1) Clearing Mfr\_common\_busyb of the MFR\_COMMON register. This byte can always be read and will never NACK a byte read request even if the part is busy. - 2) NACKing commands other than MFR\_COMMON. # MFR\_EE Erase and Write Programming Time The program time per word is typically 0.17ms and will require spacing the I<sup>2</sup>C/SMBus writes at greater than 0.17ms to guarantee the write has completed. The Mfr\_ee\_erase command takes approximately 400ms. We recommend using MFR\_COMMON for handshaking. #### INPUT VOLTAGE COMMANDS AND LIMITS | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |--------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | VIN_ON | 0x35 | Input voltage above which power conversion can be enabled. | R/W Word | N | L11 | V | Y | 10.0<br>0xD280 | <u>47</u> | | VIN_OFF | 0x36 | Input voltage below which power conversion is disabled. All V <sub>OUT_EN</sub> pins go off immediately or sequence off after TOFF_DELAY (See Mfr_config_track_enn). | R/W Word | N | L11 | V | Y | 9.0<br>0xD240 | 47 | | VIN_OV_FAULT_LIMIT | 0x55 | Input overvoltage fault limit measured at VIN_<br>SNS pin. | R/W Word | N | L11 | V | Y | 15.0<br>0xD3C0 | <u>47</u> | | VIN_OV_WARN_LIMIT | 0x57 | Input overvoltage warning limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 14.0<br>0xD380 | 47 | | VIN_UV_WARN_LIMIT | 0x58 | Input undervoltage warning limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 0<br>0x8000 | <u>47</u> | | VIN_UV_FAULT_LIMIT | 0x59 | Input undervoltage fault limit measured at VIN_SNS pin. | R/W Word | N | L11 | V | Y | 0<br>0x8000 | <u>47</u> | # VIN\_ON, VIN\_OFF, VIN\_OV\_FAULT\_LIMIT, VIN\_OV\_WARN\_LIMIT, VIN\_UV\_WARN\_LIMIT and VIN UV FAULT LIMIT These commands provide voltage supervising limits for the input voltage $V_{\mbox{\footnotesize{IN\_SNS}}}$ . #### INPUT CURRENT AND ENERGY | COMMAND NAME | | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |---------------------|------|-------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | MFR_EIN | 0xC0 | Input energy data bytes. | R Block | N | Reg | | | NA | <u>48</u> | | MFR_EIN_CONFIG | 0xC1 | Configuration register for energy and input current. | R/W Byte | N | Reg | | Υ | 0x00 | <u>49</u> | | MFR_IIN_CAL_GAIN_TC | 0xC3 | Temperature coefficient applied to IIN_CAL_GAIN. | R/W Word | N | CF | ppm | Υ | 0x0000 | <u>50</u> | | MFR_IIN_CAL_GAIN | 0xE8 | The nominal resistance of the current sense element in $m\Omega.$ | R/W Word | N | L11 | mΩ | Υ | 1.0<br>0xBA00 | <u>49</u> | ### **Energy Measurement and Reporting** Input energy measurement and monitoring supports the following: - Input energy derived from the accumulated product of READ\_VIN and READ\_IIN. - Reporting input energy value as a 48-bit integer in mJ. Returning value in Joules eliminates the need for the host to manage time. - Reporting input energy time as a 48-bit integer in ms, where input energy time is the elapsed time since energy monitoring was last reset. - Resetting time and energy accumulators whenever MFR EIN CONFIG is written. - Wrapping of time and energy accumulators when full. - An optional HD mode allowing the user to give priority to energy measurement by forcing the ADC to measure READ\_VIN and READ\_IIN between every other ADC measurement. - · Reporting energy and time values coherently. - Ability to decrement energy to prevent rectification and accumulation of noise when the channel is off. Energy is not allowed to decrement below zero. ### MFR EIN Read only. This 12 byte data block returns the input energy value and time. Once the block read starts, MFR\_EIN updates are suspended until the block read completes. However, energy and time continue to accumulate internally during block reads. Table 2. MFR EIN Data Block Contents | DATA | BYTE* | DESCRIPTION | |----------------------|-------|------------------------------------------------------------------------------------| | Energy_value [7:0] | 0 | Energy Value in mJ. This is the accumulated energy since Mfr_ein_config was last | | Energy_value [15:8] | 1 | written. | | Energy_value [23:16] | 2 | | | Energy_value [31:24] | 3 | | | Energy_value [39:32] | 4 | | | Energy_value [47:40] | 5 | | | Energy_time [7:0] | 6 | Energy Time in ms. This is the elapsed time since Mfr_ein_config was last written. | | Energy_time [15:8] | 7 | | | Energy_time [23:16] | 8 | | | Energy_time [31:24] | 9 | | | Energy_time [39:32] | 10 | | | Energy_time [47:40] | 11 | 7 | 2975 # MFR\_EIN\_CONFIG This command configures energy and input current related parameters. #### MFR EIN CONFIG Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|--------------------------|-------------------------------------------------------------------------------------------------------------------| | b[7:3] | Mfr_ein_config_reserved | Don't care. Always returns 0. | | b[2] | Mfr_ein_config_hd | Optimize ADC polling sequence for higher definition input energy measurement. | | | | 0: Standard ADC polling sequence | | | | 1: Read_vin and Read_iin measurements are interleaved between every other ADC measurement. | | b[1:0] | Mfr_ein_config_iin_range | Input sense amplifier range setting. | | | | 0: High Range | | | | 1: Medium Range | | | | 2: Low Range | | | | 3: Reserved | | | | The range sets the Full-Scale Input Voltage Range (FS_IIN). Lower range settings have lower input referred noise. | ### MFR\_IIN\_CAL\_GAIN The MFR\_IIN\_CAL\_GAIN command is used to set the ratio of the voltage at the input current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the same value as the resistance of the sense resistor (units are expressed in $m\Omega$ ). MFR\_IIN\_CAL\_GAIN is internally limited to values between $0.01m\Omega$ to $1,000m\Omega$ . The register readback value always returns what was last written and does not reflect internal limiting. Calculations using IIN CAL GAIN are: $$READ\_IIN = \frac{V_{IIN\_SNSPn} - V_{IIN\_SNSMn}}{(MFR\_IIN\_CAL\_GAIN) \bullet T_{CORRECTION}}$$ where: T<sub>CORRECTION</sub> = [1 + MFR\_IIN\_CAL\_GAIN\_TC • 1E-6 • (READ\_TEMPERATURE\_2 - 25.0)] Note: T<sub>CORRECTION</sub> is limited by hardware to a value between 0.25 and 4.0. READ\_TEMPERATURE\_2 is the internal die temperature. Mfr\_ein\_config\_iin\_range[1:0] may be used to minimize noise in systems with low sense resistor values. # MFR\_IIN\_CAL\_GAIN\_TC The MFR\_IIN\_CAL\_GAIN\_TC sets the temperature coefficient of the MFR\_IIN\_CAL\_GAIN register value in ppm/°C. This command uses the internal die temperature. Refer to MFR\_IIN\_CAL\_GAIN for details on proper usage. # MFR\_IOUT\_CAL\_GAIN\_TC Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------| | b[15:0] | Mfr_iin_cal_gain_tc | 16-bit twos complement integer representing the temperature coefficient. | | | | Value = Y where Y = b[15:0] is a twos complement number. Example: Mfr_iin_cal_gain_tc = 3900ppm For b[15:0] = 0x0F3C Value = 3900 | # **OUTPUT VOLTAGE COMMANDS AND LIMITS** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |----------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | VOUT_MODE | 0x20 | Output voltage data format and mantissa exponent (2 <sup>-13</sup> ). | R Byte | Y | Reg | | | 0x13 | <u>51</u> | | VOUT_COMMAND | 0x21 | Servo target. Nominal DC/DC converter output voltage setpoint. | R/W Word | Y | L16 | V | Y | 1.0<br>0x2000 | <u>51</u> | | VOUT_MAX | 0x24 | Upper limit on the output voltage the unit can command regardless of any other commands. | R/W Word | Υ | L16 | V | Y | 4.0<br>0x8000 | <u>51</u> | | VOUT_MARGIN_HIGH | 0x25 | Margin high DC/DC converter output voltage setting. | R/W Word | Υ | L16 | V | Y | 1.05<br>0x219A | <u>51</u> | | VOUT_MARGIN_LOW | 0x26 | Margin low DC/DC converter output voltage setting. | R/W Word | Y | L16 | V | Y | 0.95<br>0x1E66 | <u>51</u> | | VOUT_OV_FAULT_LIMIT | 0x40 | Output overvoltage fault limit. | R/W Word | Y | L16 | V | Y | 1.1<br>0x2333 | <u>47</u> | | VOUT_OV_WARN_LIMIT | 0x42 | Output overvoltage warning limit. | R/W Word | Y | L16 | V | Y | 1.075<br>0x2266 | <u>47</u> | | VOUT_UV_WARN_LIMIT | 0x43 | Output undervoltage warning limit. | R/W Word | Y | L16 | V | Y | 0.925<br>0x1D9A | <u>47</u> | | VOUT_UV_FAULT_LIMIT | 0x44 | Output undervoltage fault limit. Used for Ton_max_fault and power good de-assertion. | R/W Word | Y | L16 | V | Y | 0.9<br>0x1CCD | <u>47</u> | | POWER_GOOD_ON | 0x5E | Output voltage at or above which a power good should be asserted. | R/W Word | Y | L16 | V | Y | 0.96<br>0x1EB8 | <u>51</u> | | POWER_GOOD_OFF | 0x5F | Output voltage at or below which a power good should be de-asserted when Mfr_config_all_pwrgd_off_uses_uv is clear. | R/W Word | Υ | L16 | V | Y | 0.94<br>0x1E14 | <u>51</u> | | MFR_VOUT_DISCHARGE_<br>THRESHOLD | 0xE9 | Coefficient used to multiply VOUT_COMMAND in order to determine V <sub>OUT</sub> off threshold voltage. | R/W Word | Y | L11 | | Υ | 2.0<br>0xC200 | <u>51</u> | | MFR_DAC | 0xE0 | Manufacturer register that contains the code of the 10-bit DAC. | R/W Word | Y | Reg | | | 0x0000 | <u>51</u> | ### **VOUT MODE** This command is read only and specifies the mode and exponent for all commands with a L16 data format. See Data Formats on page 27. #### **VOUT MODE Data Contents** | BIT(S) | SYMBOL | OPERATION | |--------|---------------------|----------------------------------------------------------------------------------------| | b[7:5] | Vout_mode_type | Reports linear mode. Hard-wired to 000b. | | b[4:0] | Vout_mode_parameter | Linear mode exponent. 5-bit two's complement integer. Hardwired to 0x13 (-13 decimal). | VOUT\_COMMAND, VOUT\_MAX, VOUT\_MARGIN\_HIGH, VOUT\_MARGIN\_LOW, VOUT\_OV\_FAULT\_LIMIT, VOUT\_OV\_WARN\_LIMIT, VOUT\_UV\_WARN\_LIMIT, VOUT\_UV\_FAULT\_LIMIT, POWER\_GOOD\_ON and POWER GOOD OFF These commands provide various servo, margining and supervising limits for a channel's output voltage. ### MFR\_VOUT\_DISCHARGE\_THRESHOLD This register contains the coefficient that multiplies VOUT\_COMMAND in order to determine the OFF threshold voltage for the associated output. If the output voltage has not decayed below MFR\_VOUT\_DISCHARGE\_THRESHOLD • VOUT\_COMMAND prior to the channel being commanded to enter/re-enter the ON state, the Status\_mfr\_discharge bit in the STATUS\_MFR\_SPECIFIC register will be set and the ALERTB pin will be asserted low. In addition, the channel will not enter the ON state until the output has decayed below its off-threshold voltage. Setting this to a value greater than 1.0 effectively disables DISCHARGE\_THRESHOLD checking, allowing the channel to turn back on even if it has not decayed at all. Other channels can be held-off if a particular output has failed to discharge by using the bidirectional FAULTB*n* pins (refer to the MFR\_FAULTB*n*\_RESPONSE and MFR\_FAULTB*n*\_PROPOGATE registers). #### MFR DAC This command register allows the user to directly program the 10-bit DAC. Manual DAC writes require the channel to be in the ON state, TON\_RISE to have expired and MFR\_CONFIG\_LTC2975 b[5:4] = 10b or 11b. Writing MFR\_CONFIG\_LTC2975 b[5:4] = 10b commands the DAC to hard connect with the value in Mfr\_dac\_direct\_val. Writing b[5:4] = 11b commands the DAC to soft connect. Once the DAC has soft connected, Mfr\_dac\_direct\_val returns the value that allowed the DAC to be connected without perturbing the power supply. MFR\_DAC writes are ignored when MFR\_CONFIG\_LTC2975 b[5:4] = 00b or 01b. #### MFR\_DAC Data Contents | BIT(S) | SYMBOL | OPERATION | |----------|------------------------------------|------------------------------| | b[15:10] | Reserved | Read only, always returns 0. | | b[9:0] | Mfr_dac_direct_val DAC code value. | | ### **OUTPUT CURRENT COMMANDS AND LIMITS** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |----------------------|-------------|-------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | IOUT_CAL_GAIN | 0x38 | The nominal resistance of the current sense element in $m\Omega.$ | R/W Word | Y | L11 | mΩ | Y | 1.0<br>0xBA00 | <u>52</u> | | IOUT_OC_FAULT_LIMIT | 0x46 | Output overcurrent fault limit. | R/W Word | Υ | L11 | А | Υ | 10.0<br>0xD280 | <u>52</u> | | IOUT_OC_WARN_LIMIT | 0x4A | Output overcurrent warning limit. | R/W Word | Y | L11 | А | Y | 5.0<br>0xCA80 | <u>52</u> | | IOUT_UC_FAULT_LIMIT | 0x4B | Output undercurrent fault limit. Used to detect a reverse current and must be a negative value. | R/W Word | Y | L11 | А | Y | -1.0<br>0xB400 | <u>52</u> | | MFR_IOUT_CAL_GAIN_TC | 0xF6 | Temperature coefficient applied to IOUT_CAL_GAIN. | R/W Word | Y | CF | ppm | Y | 0x0000 | <u>53</u> | ### IOUT\_CAL\_GAIN The IOUT\_CAL\_GAIN command is used to set the ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the same value as the resistance of the resistor (units are expressed in $m\Omega$ ). IOUT\_CAL\_GAIN is internally limited to values between $0.01m\Omega$ to $1,000m\Omega$ . The register readback value always returns what was last written and does not reflect internal limiting. Calculations using IOUT\_CAL\_GAIN are: $$V_{IOUT\_OC\_FAULT\_LIMIT} = IOUT\_OC\_FAULT\_LIMIT \bullet IOUT\_CAL\_GAIN \bullet T_{CORRECTION}$$ where: $$READ\_IOUT = \frac{V_{IOUT\_SNSPn} - V_{IOUT\_SNSMn}}{(IOUT\_CAL\_GAIN) \bullet T_{CORRECTION}}$$ #### Note: T<sub>CORRECTION</sub> is limited by hardware to a value between 0.25 and 4.0. READ\_TEMPERATURE\_2 is substituted for READ\_TEMPERATURE\_1 if the associated $T_{SENSE}$ network fails to detect a valid temperature. See READ\_TEMPERATURE\_1 for more information. # IOUT\_OC\_FAULT\_LIMIT, IOUT\_OC\_WARN\_LIMIT and IOUT\_UC\_FAULT\_LIMIT I<sub>OUT</sub> supervisor fault and warning limits. IOUT\_OC\_FAULT\_LIMIT is internally limited to values greater or equal to zero. The register readback value always returns what was last written and does not reflect internal limiting. IOUT\_UC\_FAULT\_LIMIT is internally limited to values less than zero. The register readback value always returns what was last written and does not reflect internal limiting. LINEAR TECHNOLOGY 2975 # MFR\_IOUT\_CAL\_GAIN\_TC The MFR\_IOUT\_CAL\_GAIN\_TC is a paged command that sets the temperature coefficient of the IOUT\_CAL\_GAIN register value in ppm/°C. This command uses the temperature measured by the external temperature diode for the associated page. Refer to IOUT\_CAL\_GAIN for details on proper usage. ### MFR IOUT CAL GAIN TC Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|----------------------|---------------------------------------------------------------------------------------------------------------------------------| | b[15:0] | Mfr_iout_cal_gain_tc | 16-bit twos complement integer representing the temperature coefficient. | | | | Value = Y where Y = b[15:0] is a twos complement. Example: Mfr_iout_cal_gain_tc = 3900ppm For b[15:0] = 0x0F3C Value = 3900 | # **EXTERNAL TEMPERATURE COMMANDS AND LIMITS** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |---------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | OT_FAULT_LIMIT | 0x4F | Overtemperature fault limit setting for the external temperature sensor. | R/W Word | Y | L11 | °C | Y | 65.0<br>0xEA08 | <u>54</u> | | OT_WARN_LIMIT | 0x51 | Overtemperature warning limit for the external temperature sensor | R/W Word | Υ | L11 | °C | Y | 60.0<br>0xE3C0 | <u>54</u> | | UT_WARN_LIMIT | 0x52 | Undertemperature warning limit for the external temperature sensor. | R/W Word | Y | L11 | °C | Y | 0<br>0x8000 | <u>54</u> | | UT_FAULT_LIMIT | 0x53 | Undertemperature fault limit for the external temperature sensor. | R/W Word | Y | L11 | °C | Y | -5.0<br>0xCD80 | <u>54</u> | | MFR_TEMP_1_GAIN | 0xF8 | Inverse of external diode temperature non ideality factor. One LSB = $2^{-14}$ . | R/W Word | Y | CF | | Y | 1<br>0x4000 | <u>54</u> | | MFR_TEMP_1_OFFSET | 0xF9 | Offset value for the external temperature. | R/W Word | Υ | L11 | °C | Υ | 0<br>0x8000 | <u>54</u> | | MFR_T_SELF_HEAT | 0xB8 | Calculated temperature rise due to self-heating of output current sense device above value measured by external temperature sensor. | R Word | Y | L11 | °C | | NA | <u>54</u> | | MFR_IOUT_CAL_GAIN_TAU_INV | 0xB9 | Inverse of time constant for Mfr_t_<br>self_heat changes scaled by 4 •<br>tCONV_SENSE. | R/W Word | Υ | L11 | | Y | 0.0<br>0x8000 | <u>54</u> | | MFR_IOUT_CAL_GAIN_THETA | 0xBA | Thermal resistance from inductor core to point measured by external temperature sensor. | R/W Word | Υ | L11 | °C/W | Y | 0.0<br>0x8000 | <u>54</u> | ### OT\_FAULT\_LIMIT, OT\_WARN\_LIMIT, UT\_WARN\_LIMIT and UT\_FAULT\_LIMIT These commands provide supervising limits for temperature as measured by the external diode. ### MFR TEMP 1 GAIN and MFR TEMP 1 OFFSET The MFR\_TEMP\_1\_GAIN command specifies the inverse of the temperature sensor ideality factor. The MFR\_TEMP\_1\_ OFFSET allows an offset to be applied to the measured temperature. Calculations using these paged commands are: READ\_TEMPERATURE\_1 = $T_{EXT} \cdot MFR\_TEMP\_1\_GAIN - 273.15 + MFR\_TEMP\_1\_OFFSET$ #### where: $T_{FXT}$ = Measured external temperature in degrees Kelvin. READ\_TEMPERATURE\_2 is substituted for READ\_TEMPERATURE\_1 if the associated T<sub>SENSE</sub> network fails to detect a valid temperature. Under these conditions MFR\_TEMP\_1\_GAIN and MFR\_TEMP\_1\_OFFSET will have no effect. See READ\_TEMPERATURE\_1 for more information. #### MFR TEMP 1 GAIN Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | b[15:0] | Mfr_temp_1_gain[15:0] | 16-bit integer representing inverse of temperature non-ideality factor. Value = $Y \cdot 2^{14}$ where $Y = b[15:0]$ is an unsigned integer. Example: | | | | MFR_TEMP_1_GAIN = 1.0<br>For b[15:0] = 0x4000<br>Value = 16384 • 2 <sup>-14</sup> = 1.0 | # MFR T SELF HEAT, MFR IOUT CAL GAIN TAU INV and MFR IOUT CAL GAIN THETA The LTC2975 uses an innovative (patent pending) algorithm to dynamically model the temperature rise from the external temperature sensor to the inductor core. This temperature rise is called MFR\_T\_SELF\_HEAT and is used to calculate the final temperature correction required by IOUT\_CAL\_GAIN. The temperature rise is a function of the power dissipated in the inductor DCR, the thermal resistance from the inductor core to the remote temperature sensor and the thermal time constant of the inductor to board system. The algorithm simplifies the placement requirements for the external temperature sensor and compensates for the significant steady state and transient temperature error from the inductor core to the primary inductor heat sink. - $P_{I}$ = CURRENT REPRESENTING THE POWER DISSIPATED BY THE INDUCTOR ( $V_{DCR} \cdot READ\_IOUT$ WHERE $V_{DCR} = (V_{ISENSEP} V_{ISENSM})$ ) - $\begin{array}{ll} \textbf{C}_{\tau} = & \textbf{CAPACITANCE REPRESENTING THERMAL HEAT CAPACITY OF THE INDUCTOR} \\ & \textbf{(INCLUDED IN MFR\_IOUT\_CAL\_GAIN\_TAU\_INV)} \end{array}$ - T<sub>I</sub> = VOLTAGE REPRESENTING THE TEMPERATURE OF THE INDUCTOR - $\theta_{IS}$ = RESISTANCE REPRESENTING THE THERMAL RESISTANCE FROM THE DCR TO THE REMOTE TEMPERATURE SENSOR (MFR\_IOUT\_CAL\_GAIN\_THETA) - T<sub>S</sub> = VOLTAGE REPRESENTING THE TEMPERATURE AT THE REMOTE TEMPERATURE SENSOR 2975 F21 Figure 21. Electronic Analogy for Inductor Temperature Model The best way to understand the self-heating effect inside the inductor is to model the system using the circuit analogy of Figure 21. The 1st order differential equation for the above model may be approximated by the following difference equation: $$P_I - T_I/\theta_{IS} = C_{\tau} \Delta T_I/\Delta t$$ (Eq1) (when $T_S = 0$ ) from which: $$\Delta T_I = \Delta t (P_I \theta_{IS} - T_I)/(\theta_{IS} C_{\tau}) (Eq2)$$ or $$\Delta T_I = (P_I \theta_{IS} - T_I) \bullet \tau_{INV} (Eq3)$$ where $$\tau_{INV} = \Delta t / (\theta_{IS} C_{\tau}) (Eq4)$$ and $\Delta t$ is the sample period of the external temperature ADC. The LTC2975 implements the self-heating algorithm using Eq3 and Eq4 where: $$\Delta T_1 = \Delta MFR_T_SELF_HEAT$$ $$T_S = READ\_TEMPERATURE\_1$$ $$T_I = MFR_T_SELF_HEAT + T_S$$ $\Delta t = 4 \cdot t_{CONV SENSE}$ . (One complete external temperature loop period) $$\tau_{INV} = MFR\_IOUT\_CAL\_GAIN\_TAU\_INV$$ $$\theta_{IS} = MFR\_IOUT\_CAL\_GAIN\_THETA$$ Initially self heat is set to zero. After each temperature measurement self heat is updated to be the previous value of self heat incremented or decremented by $\Delta$ MFR\_T\_SELF\_HEAT. The actual value of $C_{\tau}$ is not required. The important quantity is the thermal time constant $\tau_{INV} = (\theta_{IS} C_{\tau})$ . For example, if an inductor has a thermal time constant $\tau_{INV} = 5$ seconds then: MFR\_IOUT\_CAL\_GAIN\_TAU\_INV = $$(4 \cdot t_{CONV} \cdot sense)/5 = 4 \cdot 66 ms/5s = 0.0528$$ Refer to the application section for more information on calibrating $\theta_{IS}$ and $\tau_{INV}$ . READ\_TEMPERATURE\_2 is substituted for READ\_TEMPERATURE\_1 if the associated $T_{SENSE}$ network fails to detect a valid temperature. Under these conditions $T_S$ = READ\_TEMPERATURE\_2 and the self-heating correction is applied using the internal die temperature. See READ\_TEMPERATURE\_1 for more information. #### MFR\_T\_SELF\_HEAT Data Content | Bit(s) | Symbol | Operation | |---------|-----------------|----------------------------------------------| | b[15:0] | Mfr_t_self_heat | Values are limited to the range 0°C to 50°C. | # MFR\_IOUT\_CAL\_GAIN\_THETA Data Content | Bit(s) | Symbol | Operation | |---------|-------------------------|-----------------------------------------| | b[15:0] | Mfr_iout_cal_gain_theta | Values ≤ 0 set MFR_T_SELF_HEAT to zero. | #### MFR\_IOUT\_CAL\_GAIN\_TAU\_INV Data Content | Bit(s) | Symbol | Operation | |---------|---------------------------|------------------------------------------------------------------------------------------------| | b[15:0] | Mfr_iout_cal_gain_tau_inv | Values ≤ 0 set MFR_T_SELF_HEAT to zero. | | | | Values ≥ 1 set MFR_T_SELF_HEAT to MFR_IOUT_CAL_GAIN_THETA • READ_IOUT • (VISENSEP - VISENSEM). | ### SEQUENCING TIMING LIMITS AND CLOCK SHARING | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |---------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | TON_DELAY | 0x60 | Time from CONTROL pin and/or OPERATION command = ON to $V_{OUT\_EN}$ pin = ON. | R/W Word | Y | L11 | mS | Υ | 1.0<br>0xBA00 | <u>56</u> | | TON_RISE | 0x61 | Time from when the $VO_{UT\_EN_{\Pi}}$ pin goes high until the LTC2975 optionally soft-connects its DAC and begins to servo the output voltage to the desired value. | R/W Word | Y | L11 | mS | Y | 10.0<br>0xD280 | <u>56</u> | | TON_MAX_FAULT_LIMIT | 0x62 | Maximum time from V <sub>OUT_EN</sub> pin on assertion that an UV condition will be tolerated before a TON_MAX_FAULT condition results. | R/W Word | Y | L11 | mS | Y | 15.0<br>0xD3C0 | <u>56</u> | | TOFF_DELAY | 0x64 | Time from CONTROL pin and/or OPERATION command = OFF to V <sub>OUT_EN</sub> pin = OFF. | R/W Word | Y | L11 | mS | Y | 1.0<br>0xBA00 | <u>56</u> | | MFR_RESTART_DELAY | 0xDC | Delay from actual CONTROL active edge to virtual CONTROL active edge. | R/W Word | N | L11 | mS | Υ | 400<br>0xFB20 | <u>57</u> | # TON\_DELAY, TON\_RISE, TON\_MAX\_FAULT\_LIMIT and TOFF\_DELAY These commands share the same format and provide sequencing and timer fault and warning delays in ms. TON\_DELAY sets the amount of time in milliseconds that a channel waits following the start of an ON sequence before its $V_{OUT\ EN}$ pin enables a DC/DC converter. This delay is counted using SHARE\_CLK only. TON\_RISE sets the amount of time in ms that elapses after the power supply has been enabled until the LTC2975's DAC soft connects and servos the output voltage to the desired level if Mfr\_dac\_mode = 00b. This delay is counted using SHARE\_CLK only. TON\_MAX\_FAULT\_LIMIT is the maximum amount of time that the power supply being controlled by the LTC2975 can attempt to power up the output without reaching the VOUT\_UV\_FAULT\_LIMIT. If it does not, then a TON\_MAX\_FAULT is declared. If the output reaches VOUT\_UV\_FAULT\_LIMIT prior to TON\_MAX\_FAULT\_LIMIT, the LTC2975 unmasks the VOUT\_UV\_FAULT\_LIMIT threshold. (Note that a value of zero means there is no limit to how long the power supply can attempt to bring up its output voltage.) This delay is counted using SHARE\_CLK only. TOFF\_DELAY is the amount of time that elapses after the CONTROL pin and/or OPERATION command is de-asserted until the channel is disabled (soft-off). This delay is counted using SHARE\_CLK if available, otherwise the internal oscillator is used. All of the above TON and TOFF delays are internally limited to 655ms, and rounded to the nearest 10µs. The read value of these commands always returns what was last written and does not reflect internal limiting. LINEAR TECHNOLOGY # MFR\_RESTART\_DELAY This command essentially sets the off time of a CONTROL pin initiated restart. If the CONTROL pin is toggled off for at least 10µs then on, all dependent channels are disabled, held off for a time = Mfr\_restart\_delay, then sequenced back on. CONTROL pin transitions whose OFF time exceeds Mfr\_restart\_delay are not affected by this command. A value of all zeros disables this feature. This delay is counted using SHARE CLK only. This delay is internally limited to 13.1 seconds, and rounded to the nearest 200µs. The read value of this command always returns what was last written and does not reflect internal limiting. # **Clock Sharing** Multiple LTC PMBus devices can synchronize their clocks in an application by connecting together the open-drain SHARE\_CLK input/outputs to a pull-up resistor as a wired OR. In this case the fastest clock will take over and synchronize all other chips to its falling edge. SHARE\_CLK can optionally be used to synchronize ON/OFF dependency on $V_{IN}$ across multiple chips by setting the Mfr\_config\_all\_vin\_share\_enable bit of the MFR\_CONFIG\_ALL register. When configured this way the chip will hold SHARE\_CLK low when the unit is off for insufficient input voltage, and upon detecting that SHARE\_CLK is held low the chip will disable all channels after a brief deglitch period. When the SHARE\_CLK pin is allowed to rise, the chip will respond by beginning a start sequence. In this case the slowest VIN\_ON detection will take over and synchronize other chips to its start sequence. ### WATCHDOG TIMER AND POWER GOOD | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |-----------------------------------|-------------|------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | MFR_PWRGD_EN | 0xD4 | Configuration that maps WDI/<br>RESETB status and individual channel<br>power good to the PWRGD pin. | R/W Word | N | Reg | | Y | 0x0000 | <u>57</u> | | MFR_POWERGOOD_ASSERTION_<br>DELAY | 0xE1 | Power-good output assertion delay. | R/W Word | N | L11 | mS | Υ | 100<br>0xEB20 | <u>58</u> | | MFR_WATCHDOG_T_FIRST | 0xE2 | First watchdog timer interval. | R/W Word | N | L11 | mS | Υ | 0<br>0x8000 | <u>58</u> | | MFR_WATCHDOG_T | 0xE3 | Watchdog timer interval. | R/W Word | N | L11 | mS | Y | 0<br>0x8000 | <u>58</u> | ### MFR\_PWRGD\_EN This command register controls the mapping of the watchdog and channel power good status to the PWRGD pin. #### MFR PWRGD EN Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | b[15:9] | Reserved | Read only, always returns 0s. | | b[8] | Mfr_pwrgd_en_wdog | Watchdog. | | | | 1 = Watchdog timer not-expired status is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted. | | | | 0 = Watchdog timer does not affect the PWRGD pin. | | b[7:4] | Reserved | Always returns 0000b. | | b[3] | Mfr_pwrgd_en_chan3 | Channel 3. | | | | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted. | | | | 0 = PWRGD status for this channel does not affect the PWRGD pin. | 2975 #### MFR PWRGD EN Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | b[2] | Mfr_pwrgd_en_chan2 | Channel 2. | | | | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted. | | | | 0 = PWRGD status for this channel does not affect the PWRGD pin. | | b[1] | Mfr_pwrgd_en_chan1 | Channel 1. | | | | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted. | | | | 0 = PWRGD status for this channel does not affect the PWRGD pin. | | b[0] | Mfr_pwrgd_en_chan0 | Channel O. | | | | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted. | | | | 0 = PWRGD status for this channel does not affect the PWRGD pin. | # MFR\_POWERGOOD\_ASSERTION\_DELAY This command register allows the user to program the delay from when the internal power-good signal becomes valid until the power-good output is asserted. This delay is counted using SHARE\_CLK if available, otherwise the internal oscillator is used. This delay is internally limited to 13.1 seconds, and rounded to the nearest 200µs. The read value of this command always returns what was last written and does not reflect internal limiting. The power good de-assertion delay and threshold source is controlled by Mfr\_config\_all\_pwrgd\_off\_uses\_uv. Systems that require a fast power good de-assertion should set Mfr\_config\_all\_pwrgd\_off\_uses\_uv = 1. This uses the VOUT\_UV\_FAULT\_LIMIT and the high speed comparator to de-assert the PWRGD pin. Systems that require a separate power good off threshold should set Mfr\_config\_all\_pwrgd\_off\_uses\_uv = 0. This uses the slower ADC polling loop and POWER GOOD OFF to de-assert the PWRGD pin. #### Watchdog Operation A non-zero write to the MFR\_WATCHDOG\_T register will reset the watchdog timer. Low-to-high transitions on the WDI/RESETB pin also reset the watchdog timer. If the timer expires, ALERTB is asserted and the PWRGD output is optionally de-asserted and then reasserted after MFR\_PWRGD\_ASSERTION\_DELAY ms. Writing 0 to either the MFR\_WATCH\_DOG\_T or MFR\_WATCHDOG\_T\_FIRST registers will disable the timer. # MFR\_WATCHDOG\_T\_FIRST and MFR\_WATCHDOG\_T The MFR\_WATCHDOG\_T\_FIRST register allows the user to program the duration of the first watchdog timer interval following assertion of the PWRGD pin, assuming the PWRGD pin reflects the status of the watchdog timer. If assertion of PWRGD is not conditioned by the watchdog timer's status, then MFR\_WATCHDOG\_T\_FIRST applies to the first timing interval after the timer is enabled. Writing a value of 0ms to the MFR\_WATCHDOG\_T\_FIRST register disables the watchdog timer. This delay is internally limited to 65 seconds and rounded to the nearest 1ms. The MFR\_WATCHDOG\_T register allows the user to program watchdog timer intervals subsequent to the MFR\_WATCHDOG\_T\_FIRST timing interval. Writing a value of 0ms to the MFR\_WATCHDOG\_T register disables the watchdog timer. This delay is internally limited to 655ms and rounded to the nearest 10µs. Both timers operate on an internal clock independent of SHARE\_CLK. The read value of both commands always returns what was last written and does not reflect internal limiting. LINEAR TECHNOLOGY #### **FAULT RESPONSES** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |------------------------|-------------|-----------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | VOUT_OV_FAULT_RESPONSE | 0x41 | Action to be taken by the device when an output overvoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0x80 | <u>59</u> | | VOUT_UV_FAULT_RESPONSE | 0x45 | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Υ | Reg | | Y | 0x7F | <u>59</u> | | IOUT_OC_FAULT_RESPONSE | 0x47 | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Υ | Reg | | Y | 0x00 | <u>60</u> | | IOUT_UC_FAULT_RESPONSE | 0x4C | Action to be taken by the device when an output undercurrent fault is detected. | R/W Byte | Υ | Reg | | Y | 0x00 | <u>60</u> | | OT_FAULT_RESPONSE | 0x50 | Action to be taken by the device when an overtemperature fault is detected on the external temperature sensor. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>61</u> | | UT_FAULT_RESPONSE | 0x54 | Action to be taken by the device when an undertemperature fault is detected on the external temperature sensor. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>61</u> | | VIN_OV_FAULT_RESPONSE | 0x56 | Action to be taken by the device when an input overvoltage fault is detected. | R/W Byte | N | Reg | | Y | 0x80 | <u>61</u> | | VIN_UV_FAULT_RESPONSE | 0x5A | Action to be taken by the device when an input undervoltage fault is detected. | R/W Byte | N | Reg | | Y | 0x00 | <u>61</u> | | TON_MAX_FAULT_RESPONSE | 0x63 | Action to be taken by the device when a TON_MAX_FAULT event is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>62</u> | | MFR_RETRY_DELAY | 0xDB | Retry interval during FAULT retry mode. | R/W Word | N | L11 | mS | Υ | 200<br>0xF320 | <u>62</u> | | MFR_RETRY_COUNT | 0xF7 | Retry count for all faulted off conditions that enable retry. | R/W Byte | N | Reg | | Υ | 0x07 | <u>62</u> | # Clearing Latched Faults Latched faults are reset by toggling the CONTROL pin, using the OPERATION command, or removing and reapplying the bias voltage to the $V_{IN\_SNS}$ pin. All fault and warning conditions result in the ALERTB pin being asserted low and the corresponding bits being set in the status registers. The CLEAR\_FAULTS command resets the contents of the status registers and de-asserts the ALERTB output. The CLEAR\_FAULTS does not clear a faulted off state nor allow a channel to turn back on. # **VOUT\_OV\_FAULT\_RESPONSE** and **VOUT\_UV\_FAULT\_RESPONSE** The fault response documented here is for voltages that are measured by the high speed supervisor. These voltages are measured over a short period of time and may require a deglitch period. Note that in addition to the response described by these commands, the LTC2975 will also: - Set the appropriate bit(s) in the STATUS\_BYTE. - Set the appropriate bit(s) in the STATUS\_WORD. - Set the appropriate bit in the corresponding STATUS\_VOUT register, and - Notify the host by pulling the ALERTB pin low. # VOUT\_OV\_FAULT\_RESPONSE and VOUT\_UV\_FAULT\_RESPONSE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:6] | Vout_ov_fault_response_action, | Response action: | | | Vout_uv_fault_response_action | 00b: The unit continues operation without interruption. | | | | 01b: The unit continues operating for the delay time specified by bits[2:0] in increments of t <sub>S_VS</sub> . See Electrical Characteristics Table. If the fault is still present at the end of the delay time, the unit shuts down immediately or sequences off after TOFF_DELAY (See Mfr_config_track_enn). After shutting down, the device responds according to the retry settings in bits [5:3]. | | | | 10b-11b: The unit shuts down immediately or sequences off after TOFF_DELAY (See Mfr_config_track_enn). After shutting down, the device responds according to the retry settings in bits [5:3]. | | b[5:3] | Vout_ov_fault_response_retry, | Response retry behavior: | | | Vout_uv_fault_response_retry | 000b: A zero value for the retry setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared. | | | | 001b-111b: The PMBus device attempts to restart the number of times specified by the global Mfr_retry_count[2:0] until it is commanded OFF (by the CONTROL pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. | | | | Changing the value might not take effect until the next off-then-on sequence on that channel. | | b[2:0] | Vout_ov_fault_response_delay, Vout_uv_fault_response_delay delay to deglitch fast faults. This sample count determines the amount of time a unit is to ignore a fault after it is firs delay to deglitch fast faults. | | | | | 000b: There is no additional deglitch delay applied to fault detection. | | | | 001b-111b: The fault is deglitched for deglitch period of b[2:0] samples at a sampling period of tS_VS (12.2µs typical). | # IOUT\_OC\_FAULT\_RESPONSE and IOUT\_UC\_FAULT\_RESPONSE The fault response documented here is for currents that are measured by the high speed supervisor. These currents are measured over a short period of time and may require a deglitch period. Note that in addition to the response described by these commands, the LTC2975 will also: - Set the appropriate bit in the STATUS\_BYTE. - Set the appropriate bit in the STATUS\_WORD. - Set the appropriate bit in the corresponding STATUS\_IOUT register, and - Notify the host by pulling the ALERTB pin low. ### IOUT\_OC\_FAULT\_RESONSE and IOUT\_UC\_FAULT\_RESPONSE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:6] | lout_oc_fault_response_action, | Response action: | | | lout_uc_fault_response_action | 00b and 01b: The unit continues operation without interruption. Note that the current will not be limited to the value of lout_oc_fault_limit or lout_uc_fault_limit. | | | | 10b: The unit continues operating for the delay time specified by bits [2:0]. If the fault is still present at the end of the delay time, the unit shuts down immediately or sequences off after TOFF_DELAY (See Mfr_config_track_enn). After shutting down, the device responds according to the retry settings in bits [5:3]. Note that the current will not be limited to the value of lout_oc_fault_limit or lout_uc_fault_limit. | | | | 11b: The unit shuts down immediately or sequences off after TOFF_DELAY (See Mfr_config_track_enn). After shutting down, the device responds according to the retry settings in bits [5:3]. | # IOUT\_OC\_FAULT\_RESONSE and IOUT\_UC\_FAULT\_RESPONSE Data Contents | BIT(S) | SYMBOL | OPERATION | | | | | | | |--------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--| | b[5:3] | lout_oc_fault_response_retry, | Response re | try behavior: | | | | | | | | lout_uc_fault_response_retry | 000b: A zero value for the retry setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared. | | | | | | | | | | 001-111b: The PMBus device attempts to restart the number of times specified by the global Mfr_retry_count[2:0] until it is commanded off (by the control pin or operation command or both), bias power is removed, or another fault condition causes the unit to shut down. | | | | | | | | | | Changing th | e value might not take | effect until the next off-then-on sequence on that channel. | | | | | | b[2:0] | lout_oc_fault_response_delay,<br>lout_uc_fault_response_delay | | This sample count determines the amount of time a unit is to ignore a fault after it is first detected. Use this delay to deglitch fast faults. | | | | | | | | | 000b: There | is no additional deglito | ch delay applied to fault detection. | | | | | | | | 001b-111b: | The fault is deglitched | for the interval selected by b[2:0] as follows. | | | | | | | | b[2:0] | Deglitch interval | | | | | | | | | 001b | 100µs | | | | | | | | | 010b | 1ms | | | | | | | | | 011b | 5ms | | | | | | | | | 100b | 10ms | | | | | | | | | 101b | 20ms | | | | | | | | | 110b | 50ms | | | | | | | | | 111b | 100ms | | | | | | # OT\_FAULT\_RESPONSE, UT\_FAULT\_RESPONSE, VIN\_OV\_FAULT\_RESPONSE and VIN\_UV\_FAULT\_RESPONSE The fault response documented here is for values that are measured by the ADC. Note that in addition to the response described by these commands, the LTC2975 will also: - Set the appropriate bit(s) in the STATUS\_BYTE. - Set the appropriate bit(s) in the STATUS\_WORD. - Set the appropriate bit in the corresponding STATUS VIN or STATUS TEMPERATURE register, and - Notify the host by pulling the ALERTB pin low. ### OT\_FAULT\_RESPONSE, UT\_FAULT\_RESPONSE, VIN\_OV\_FAULT\_RESPONSE, VIN\_UV\_FAULT\_RESPONSE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:6] | Ot_fault_response_action, | Response action: | | | Ut_fault_response_action, Vin_ov_fault_response_action, | 00b: The unit continues operation without interruption. | | | Vin_uv_fault_response_action | 01b-11b: The unit shuts down immediately or sequences off after TOFF_DELAY (See Mfr_config_track_enn). After shutting down, the device responds according to the retry settings in bits [5:3]. | | b[5:3] | Ot_fault_response_retry, | Response retry behavior: | | | Ut_fault_response_retry,<br>Vin_ov_fault_response_retry,<br>Vin_uv_fault_response_retry | 000b: A zero value for the retry setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared. | | | viii_uv_iauit_lesponse_retry | 001b-111b: The PMBus device attempts to restart the number of times specified by the global Mfr_retry_count[2:0] until it is commanded OFF (by the CONTROL pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. | | | | Changing the value might not take effect until the next off-then-on sequence on that channel. | | b[2:0] | Ot_fault_response_delay, | Hard coded to 000b: There is no additional deglitch delay applied to fault detection. | | | Ut_fault_response_delay, | | | | Vin_ov_fault_response_delay,<br>Vin_uv_fault_response_delay | | ### TON MAX FAULT RESPONSE This command defines the LTC2975 response to a TON\_MAX\_FAULT. It may be used to protect against a short-circuited output at startup. After startup use VOUT\_UV\_FAULT\_RESPONSE to protect against a short-circuited output. The device also: - Sets the HIGH BYTE bit in the STATUS BYTE. - Sets the VOUT bit in the STATUS\_WORD, - Sets the TON MAX FAULT bit in the STATUS VOUT register, and - Notifies the host by asserting ALERTB. #### TON\_MAX\_FAULT\_RESPONSE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:6] | Ton_max_fault_response_ | Response action: | | | action | 00b: The unit continues operation without interruption. | | | | 01b-11b: The unit shuts down immediately or sequences off after TOFF_DELAY (See Mfr_config_track_en <i>n</i> ). After shutting down, the device responds according to the retry settings in bits [5:3]. | | b[5:3] | Ton_max_fault_response_retry | Response retry behavior: | | | | 000b: A zero value for the retry setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared. | | | | 001b-111b: The PMBus device attempts to restart the number of times specified by the global Mfr_retry_count[2:0] until it is commanded OFF (by the CONTROL pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. | | | | Changing the value might not take effect until the next off-then-on sequence on that channel. | | b[2:0] | Ton_max_fault_response_delay | Hard coded to 000b: There is no additional deglitch delay applied to fault detection. | ### MFR RETRY DELAY This command determines the retry interval when the LTC2975 is in retry mode in response to a fault condition. This delay is counted using SHARE\_CLK only. This delay is internally limited to 13.1 seconds, and rounded to the nearest 200µs. The read value of this command always returns what was last written and does not reflect internal limiting. ### MFR RETRY COUNT The MFR\_RETRY\_COUNT is a global command that sets the number of retries attempted when any channel faults off with its fault response retry field set to a non zero value. In the event of multiple or recurring retry faults on the same channel the total number of retries equals MFR\_RETRY\_COUNT. If a channel has not been faulted off for at least 16 seconds, its retry counter is cleared. Toggling a channel's CONTROL pin off then on or issuing OPERATION off then on commands will synchronously clear the retry count. #### MFR RETRY COUNT Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------|-----------------------------------------------------------------------------------------------| | b[7:3] | Reserved | Always returns zero. | | b[2:0] | Mfr_retry_count [2:0] | O: No retries: | | | | 1-6: Number of retries. | | | | 7: Infinite retries. | | | | Changing the value might not take effect until the next off-then-on sequence on that channel. | 2975 #### SHARED EXTERNAL FAULTS | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |-----------------------|-------------|-------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | MFR_FAULTB0_PROPAGATE | 0xD2 | Configuration that determines if a channels faulted off state is propagated to the FAULTBO pin. | R/W Byte | Y | Reg | | Y | 0x00 | <u>63</u> | | MFR_FAULTB1_PROPAGATE | 0xD3 | Configuration that determines if a channels faulted off state is propagated to the FAULTB1 pin. | R/W Byte | Y | Reg | | Y | 0x00 | <u>63</u> | | MFR_FAULTB0_RESPONSE | 0xD5 | Action to be taken by the device when the FAULTBO pin is asserted low. | R/W Byte | N | Reg | | Y | 0x00 | <u>63</u> | | MFR_FAULTB1_RESPONSE | 0xD6 | Action to be taken by the device when the FAULTB1 pin is asserted low. | R/W Byte | N | Reg | | Υ | 0x00 | <u>63</u> | # MFR FAULTBO PROPAGATE and MFR FAULTB1 PROPAGATE These manufacturer specific commands enable channels that have faulted off to propagate that state to the appropriate fault pin. MFR\_FAULTB0\_PROPAGATE allows any channel's faulted off state to propagate to the FAULTB0 pin. MFR\_FAULTB1\_PROPAGATE allows any channel's faulted off state to propagate to the FAULTB1 pin. Note that pulling a fault pin low will have no effect for channels that have MFR\_FAULTBn\_RESPONSE set to 0. The channel continues operation without interruption. This fault response is called Ignore (0x0) in LTpowerPlay. #### MFR FAULTO PROPAGATE Data Contents | _ | · · · · · · · · · · · · · · · · · | <del>-</del> | | | |--------|-----------------------------------|-------------------------------------------------------------|--|--| | BIT(S) | SYMBOL | OPERATION | | | | b[7:1] | Reserved | Don't care. Always returns 0. | | | | b[0] | Mfr_faultb0_propagate | Enable fault propagation. | | | | | | 0: Channel's faulted off state does not assert FAULTB0 low. | | | | | | 1 :Channel's faulted off state asserts FAULTB0 low. | | | #### MFR FAULT1 PROPAGATE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------|-------------------------------------------------------------| | b[7:1] | Reserved | Don't care. Always returns 0. | | b[0] | Mfr_faultb1_propagate | Enable fault propagation. | | | | 0: Channel's faulted off state does not assert FAULTB1 low. | | | | 1: Channel's faulted off state asserts FAULTB1 low. | ### MFR FAULTBO RESPONSE and MFR FAULTB1 RESPONSE These manufacturer specific commands share the same format and specify the response to assertions of the FAULTB pins. MFR\_FAULTB0\_RESPONSE determines which channels shut off when the FAULTB0 pin is asserted low and MFR\_FAULTB1\_RESPONSE determines which channels shut off when the FAULTB1 pin is asserted low. When a channel shuts off in response to a FAULTB*n* pin, the ALERTB pin is asserted low and the appropriate bit is set in the STATUS\_MFR\_SPECIFIC register. For a graphical explanation, see the switches on the left hand side of Figure 32: Channel Fault Management Block Diagram. Faults will not propagate for channels that have MFR\_FAULTB*n*\_RESPONSE set to 0: The channel continues operation without interruption. Note that this fault response is called No Action in LTpowerPlay. 2975f ### MFR\_FAULTBO\_RESPONSE and MFR\_FAULTB1\_RESPONSE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7:4] | Reserved | Read only, always returns 0000b. | | b[3] | Mfr_faultb0_response_chan3, | Channel 3 response. | | | Mfr_faultb1_response_chan3 | 0: The channel continues operation without interruption | | | | 1: The channel shuts down if the corresponding FAULTB pin is still asserted after 10µs. When the FAULTB pin subsequently de-asserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. | | b[2] | Mfr_faultb0_response_chan2, | Channel 2 response. | | | Mfr_faultb1_response_chan2 | 0: The channel continues operation without interruption | | | | 1: The channel shuts down if the corresponding FAULTB pin is still asserted after 10µs. When the FAULTB pin subsequently de-asserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. | | b[1] | Mfr_faultb0_response_chan1, | Channel 1 response. | | | Mfr_faultb1_response_chan1 | 0: The channel continues operation without interruption | | | | 1: The channel shuts down if the corresponding FAULTB pin is still asserted after 10µs. When the FAULTB pin subsequently de-asserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. | | b[0] | Mfr_faultb0_response_chan0, | Channel O response. | | | Mfr_faultb1_response_chan0 | 0: The channel continues operation without interruption | | | | 1: The channel shuts down if the corresponding FAULTB pin is still asserted after 10µs. When the FAULTB pin subsequently de-asserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. | # **FAULT WARNING AND STATUS** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |---------------------|-------------|-----------------------------------------------------------------------|-----------|-------|--------|-------|--------|------------------|-------------| | CLEAR_FAULTS | 0x03 | Clear any fault bits that have been set. | Send Byte | Υ | | | | NA | <u>64</u> | | STATUS_BYTE | 0x78 | One byte summary of the unit's fault condition. | R Byte | Υ | Reg | | | NA | <u>65</u> | | STATUS_WORD | 0x79 | Two byte summary of the unit's fault condition. | R Word | Υ | Reg | | | NA | <u>65</u> | | STATUS_VOUT | 0x7A | Output voltage fault and warning status. | R Byte | Υ | Reg | | | NA | <u>66</u> | | STATUS_IOUT | 0x7B | Output current fault and warning status. | R Byte | Υ | Reg | | | NA | <u>66</u> | | STATUS_INPUT | 0x7C | Input supply fault and warning status. | R Byte | N | Reg | | | NA | <u>66</u> | | STATUS_TEMPERATURE | 0x7D | External temperature fault and warning status for READ_TEMPERATURE_1. | R Byte | Y | Reg | | | NA | <u>67</u> | | STATUS_CML | 0x7E | Communication and memory fault and warning status. | R Byte | N | Reg | | | NA | <u>67</u> | | STATUS_MFR_SPECIFIC | 0x80 | Manufacturer specific fault and state information. | R Byte | Υ | Reg | | | NA | <u>68</u> | | MFR_PADS | 0xE5 | Current state of selected digital I/O pads. | R/W Word | N | Reg | | | NA | <u>68</u> | | MFR_COMMON | 0xEF | Manufacturer status bits that are common across multiple LTC chips. | R Byte | N | Reg | | | NA | <u>69</u> | ### CLEAR\_FAULTS The CLEAR\_FAULTS command is used to clear status bits that have been set. This command clears all fault and warning bits in all unpaged status registers, and paged status registers selected by the current PAGE setting. At the same time, the device negates (clears, releases) its contribution to ALERTB. The CLEAR\_FAULTS command does not cause a unit that has latched off for a fault condition to restart. See Clearing Latched Faults for more information. If the fault is present after the fault is cleared, the fault status bit will be set again and the host notified by the usual means. Note: this command responds to the global page command. (PAGE=0xFF) / LINEAR 2975f # STATUS\_BYTE The STATUS\_BYTE command returns the summary of the most critical faults or warnings which have occurred, as shown in the following table. STATUS\_BYTE is a subset of STATUS\_WORD and duplicates the same information. ### STATUS\_BYTE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------|--------------------------------| | b[7] | Status_byte_busy | Same as Status_word_busy. | | b[6] | Status_byte_off | Same as Status_word_off. | | b[5] | Status_byte_vout_ov | Same as Status_word_vout_ov. | | b[4] | Status_byte_iout_oc | Same as Status_word_iout_oc. | | b[3] | Status_byte_vin_uv | Same as Status_word_vin_uv. | | b[2] | Status_byte_temp | Same as Status_word_temp. | | b[1] | Status_byte_cml | Same as Status_word_cml. | | b[0] | Status_byte_high_byte | Same as Status_word_high_byte. | # STATUS\_WORD The STATUS\_WORD command returns two bytes of information with a summary of the unit's fault condition. Based on the information in these bytes, the host can get more information by reading the appropriate detailed status register. The low byte of the STATUS\_WORD is the same register as the STATUS\_BYTE command. # STATUS\_WORD Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[15] | Status_word_vout | An output voltage fault or warning has occurred. See STATUS_VOUT. | | b[14] | Status_word_iout | An output current fault or warning has occurred. See STATUS_IOUT. | | b[13] | Status_word_input | An input voltage fault or warning has occurred. See STATUS_INPUT. | | b[12] | Status_word_mfr | A manufacturer specific fault has occurred. See STATUS_MFRSPECIFIC. | | b[11] | Status_word_power_not_good | The PWRGD pin, if enabled, is negated. Power is not good. | | b[10] | Status_word_fans | Not supported. Always returns 0. | | b[9] | Status_word_other | Not supported. Always returns 0. | | b[8] | Status_word_unknown | Not supported. Always returns 0. | | b[7] | Status_word_busy | Device busy when PMBus command received. See OPERATION: Processing Commands. | | b[6] | Status_word_off | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. The off-bit is clear if unit is allowed to provide power to the output. | | b[5] | Status_word_vout_ov | An output overvoltage fault has occurred. | | b[4] | Status_word_iout_oc | An output overcurrent fault has occurred. | | b[3] | Status_word_vin_uv | A V <sub>IN</sub> undervoltage fault has occurred. | | b[2] | Status_word_temp | A temperature fault or warning has occurred. See STATUS_TEMPERATURE. | | b[1] | Status_word_cml | A communication, memory or logic fault has occurred. See STATUS_CML. | | b[0] | Status_word_high_byte | A fault/warning not listed in b[7:1] has occurred. | # STATUS\_VOUT The STATUS\_VOUT command returns the summary of the output voltage faults or warnings which have occurred, as shown in the following table: ### STATUS\_VOUT Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7] | Status_vout_ov_fault | Overvoltage fault. | | b[6] | Status_vout_ov_warn | Overvoltage warning. | | b[5] | Status_vout_uv_warn | Undervoltage warning | | b[4] | Status_vout_uv_fault | Undervoltage fault. | | b[3] | Status_vout_max_warn | VOUT_MAX warning. An attempt has been made to set the output voltage to a value higher than allowed by the VOUT_MAX command. After being cleared, Status_vout_max_warn will not report additional warnings until a channel state transition (off-then-on) has been performed or a valid output voltage, lower than allowed by VOUT_MAX, has been set. | | b[2] | Status_vout_ton_max_fault | TON_MAX_FAULT sequencing fault. | | b[1] | Status_vout_toff_max_warn | Not supported. Always returns 0. | | b[0] | Status_vout_tracking_error | Not supported. Always returns 0. | # STATUS\_IOUT The STATUS\_IOUT command returns the summary of the output current faults or warnings which have occurred, as shown in the following table: ### STATUS\_IOUT Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|------------------------------|----------------------------------| | b[7] | Status_iout_oc_fault | Overcurrent fault. | | b[6] | Status_iout_oc_uv_fault | Not Supported. Always returns 0. | | b[5] | Status_iout_oc_warn | Overcurrent warning | | b[4] | Status_iout_uc_fault | Undercurrent fault. | | b[3] | Status_iout_curr_share_fault | Not Supported. Always returns 0. | | b[2] | Status_pout_power_limiting | Not Supported. Always returns 0. | | b[1] | Status_pout_overpower_fault | Not Supported. Always returns 0. | | b[0] | Status_pout_overpower_warn | Not Supported. Always returns 0. | # STATUS\_INPUT The STATUS\_INPUT command returns the summary of the $V_{\text{IN}}$ faults or warnings which have occurred, as shown in the following table: #### STATUS INPUT Data Contents | 0.7 | o o | | | | |--------|-----------------------|---------------------------------------------|--|--| | BIT(S) | SYMBOL | OPERATION | | | | b[7] | Status_input_ov_fault | V <sub>IN</sub> overvoltage fault | | | | b[6] | Status_input_ov_warn | V <sub>IN</sub> overvoltage warning | | | | b[5] | Status_input_uv_warn | V <sub>IN</sub> undervoltage warning | | | | b[4] | Status_input_uv_fault | V <sub>IN</sub> undervoltage fault | | | | b[3] | Status_input_off | Unit is off for insufficient input voltage. | | | | b[2] | IIN overcurrent fault | Not supported. Always returns 0. | | | 29751 #### **STATUS INPUT Data Contents** | BIT(S) | SYMBOL | OPERATION | |--------|----------------------|----------------------------------| | b[1] | IIN overcurrent warn | Not supported. Always returns 0. | | b[0] | PIN overpower warn | Not supported. Always returns 0. | # STATUS\_TEMPERATURE The STATUS\_TEMPERATURE command returns the summary of the temperature faults or warnings which have occurred, as shown in the following table. Note that this information is paged and refers to the temperature of the associated external diode. ### STATUS\_TEMPERATURE Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------------|-----------------------------| | b[7] | Status_temperature_ot_fault | Overtemperature fault. | | b[6] | Status_temperature_ot_warn | Overtemperature warning. | | b[5] | Status_temperature_ut_warn | Undertemperature warning. | | b[4] | Status_temperature_ut_fault | Undertemperature fault. | | b[3] | Reserved | Reserved. Always returns 0. | | b[2] | Reserved | Reserved. Always returns 0. | | b[1] | Reserved | Reserved. Always returns 0. | | b[0] | Reserved | Reserved. Always returns 0. | # STATUS\_CML The STATUS\_CML command returns the summary of the communication, memory and logic faults or warnings which have occurred, as shown in the following table: ### STATUS\_CML Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7] | Status_cml_cmd_fault | 1 = An illegal or unsupported command fault has occurred. | | | | 0 = No fault has occurred. | | b[6] | Status_cml_data_fault | 1 = Illegal or unsupported data received. | | | | 0 = No fault has occurred. | | b[5] | Status_cml_pec_fault | 1 = A packet error check fault has occurred. Note: PEC checking is always active in the LTC2975. Any extra byte received before a STOP will set Status_cml_pec_fault unless the extra byte is a matching PEC byte. | | | | 0 = No fault has occurred. | | b[4] | Status_cml_memory_fault | 1 = A fault has occurred in the EEPROM. | | | | 0 = No fault has occurred. | | b[3] | Status_cml_processor_fault | Not supported, always returns 0. | | b[2] | Reserved | Reserved, always returns 0. | | b[1] | Status_cml_pmbus_fault | $1 = A$ communication fault other than ones listed in this table has occurred. This is a catch all category for illegally formed $I^2C/SMBus$ commands (Example: An address byte with read =1 received immediately after a START). | | | | 0 = No fault has occurred. | | b[0] | Status_cml_unknown_fault | Not supported, always returns 0. | # STATUS\_MFR\_SPECIFIC The STATUS\_MFR\_SPECIFIC command returns manufacturer specific status flags. Bits marked CHANNEL = All are not paged. Bits marked STICKY = Yes stay set until a CLEAR\_FAULTS is issued or the channel is commanded on by the user. Bits marked ALERT = Yes pull ALERTB low when the bit is set. Bits marked OFF = Yes indicate that the event can be configured elsewhere to turn the channel off. # STATUS\_MFR\_SPECIFIC Data Contents | BIT(S) | SYMBOL | OPERATION | CHANNEL | STICKY | ALERT | OFF | |--------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-------|-----| | b[7] | Status_mfr_discharge | $1 = A V_{OUT}$ discharge fault occurred while attempting to enter the ON state. | Current Page | Yes | Yes | Yes | | | | 0 = No V <sub>OUT</sub> discharge fault has occurred. | | | | | | b[6] | Status_mfr_fault1_in | This channel attempted to turn on while the FAULTB1 pin was asserted low, or this channel has shut down at least once in response to a FAULTB1 pin asserting low since the last CONTROL pin toggle, OPERATION command ON/OFF cycle or CLEAR_FAULTS command. If Mfr_track_en_chann is set, Status_mfr_fault1_in may also be set for the channel causing the fault. | Current Page | Yes | Yes | Yes | | b[5] | Status_mfr_fault0_in | This channel attempted to turn on while the FAULTB0 pin was asserted low, or this channel has shut down at least once in response to a FAULTB0 pin asserting low since the last CONTROL pin toggle, OPERATION command ON/OFF cycle or CLEAR_FAULTS command. If Mfr_track_en_chann is set, Status_mfr_fault0_in may also be set for the channel causing the fault. | Current Page | Yes | Yes | Yes | | b[4] | Status_mfr_servo_target_reached | Servo target has been reached. | Current Page | No | No | No | | b[3] | Status_mfr_dac_connected | DAC is connected and driving V <sub>DAC</sub> pin. | Current Page | No | No | No | | b[2] | Status_mfr_dac_saturated | A previous servo operation terminated with maximum or minimum DAC value. | Current Page | Yes | No | No | | b[1] | Status_mfr_auxfaultb_faulted_off | AUXFAULTB has been de-asserted due to a V <sub>OUT</sub> or I <sub>OUT</sub> fault. | All | No | No | No | | b[0] | Status_mfr_watchdog_fault | 1 = A watchdog fault has occurred. | All | Yes | Yes | No | | | | 0 = No watchdog fault has occurred. | | | | | # MFR\_PADS The MFR\_PADS command provides read-only access of digital pads (pins). The input values are before any deglitching logic. #### **MFR PADS Data Contents** | BIT(S) | SYMBOL | OPERATION | | | |----------|----------------------------|----------------------------------------------------------------------|--|--| | b[15] | Mfr_pads_pwrgd_drive | 0 = PWRGD pad is being driven low by this chip. | | | | | | 1 = PWRGD pad is not being driven low by this chip. | | | | b[14] | Mfr_pads_alertb_drive | 0 = ALERTB pad is being driven low by this chip. | | | | | | 1 = ALERTB pad is not being driven low by this chip. | | | | b[13:12] | Mfr_pads_faultb_drive[1:0] | bit[1] used for FAULTB0 pad, bit[0] used for FAULTB1 pad as follows: | | | | | | 0 = FAULTB pad is being driven low by this chip. | | | | | | 1 = FAULTB pad is not being driven low by this chip. | | | | b[11:10] | Reserved[1:0] | Always returns 00b. | | | | b[9:8] | Mfr_pads_asel1[1:0] | 11: Logic high detected on ASEL1 input pad. | | | | | | 10: ASEL1 input pad is floating. | | | | | | 01: Reserved. | | | | | | 00: Logic low detected on ASEL1 input pad. | | | LINEAR 2975 #### **MFR PADS Data Contents** | BIT(S) | SYMBOL | OPERATION | | | | |--------|----------------------|----------------------------------------------------------------------|--|--|--| | b[7:6] | Mfr_pads_asel0[1:0] | 11: Logic high detected on ASELO input pad. | | | | | | | 10: ASEL0 input pad is floating. | | | | | | | 01: Reserved. | | | | | | | 00: Logic low detected on ASEL0 input pad. | | | | | b[5] | Mfr_pads_control1 | 1: Logic high detected on CONTROL1 pad. | | | | | | | 0: Logic low detected on CONTROL1 pad. | | | | | b[4] | Mfr_pads_control0 | 1: Logic high detected on CONTROLO pad. | | | | | | | 0: Logic low detected on CONTROLO pad. | | | | | b[3:2] | Mfr_pads_faultb[1:0] | bit[1] used for FAULTBO pad, bit[0] used for FAULTB1 pad as follows: | | | | | | | 1: Logic high detected on FAULTB pad. | | | | | | | 0: Logic low detected on FAULTB pad. | | | | | b[1] | Mfr_pads_control2 | 1: Logic high detected on CONTROL2 pad. | | | | | | | 0: Logic low detected on CONTROL2 pad. | | | | | b[0] | Mfr_pads_control3 | 1: Logic high detected on CONTROL3 pad. | | | | | | | 0: Logic low detected on CONTROL3 pad. | | | | # MFR\_COMMON This command returns status information for the alert, device busy, share-clock pin (SHARE\_CLK) and the write-protect pin (WP). This is the only command that may still be read when the LTC2975 is busy processing an EEPROM or other command. It may be polled by the host to determine when the LTC2975 is available to process a PMBus command. A busy device will always acknowledge its address but will NACK the command byte and set Status\_byte\_busy and Status\_word\_busy when it receives a command that it cannot immediately process. ALERTB will not be asserted low in this case. #### MFR COMMON Data Contents | BIT(S) | SYMBOL | OPERATION | | | | |--------|--------------------------|-------------------------------------------------------|--|--|--| | b[7] | Mfr_common_alertb | Returns alert status. | | | | | | | 1: ALERTB is de-asserted high. | | | | | | | 0: ALERTB is asserted low. | | | | | b[6] | Mfr_common_busyb | Returns device busy status. | | | | | | | 1: The device is available to process PMBus commands. | | | | | | | 0: The device is busy and will NACK PMBus commands. | | | | | b[5:2] | Reserved | Read only, always returns 1s. | | | | | b[1] | Mfr_common_share_clk | Returns the status of the share-clock pin. | | | | | | | 1: Share-clock pin is being held low. | | | | | | | 0: Share-clock pin is active. | | | | | b[0] | Mfr_common_write_protect | Returns the status of the write-protect pin. | | | | | | | 1: Write-protect pin is high. | | | | | | | 0: Write-protect pin is low. | | | | ### **TELEMETRY** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | DVGED | EODMAT | имите | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|----------|--------|------------------|-------------| | READ_VIN | 0x88 | Input supply voltage. | R Word | N | L11 | V | EEFRUW | NA | 70 | | | | 1 117 | | | | <u> </u> | | | _ | | READ_IIN | 0x89 | DC/DC converter input current. | R Word | Υ | L11 | Α | | NA | <u>70</u> | | READ_PIN | 0x97 | DC/DC converter input power. | R Word | Υ | L11 | W | | NA | <u>70</u> | | READ_VOUT | 0x8B | DC/DC converter output voltage. | R Word | Υ | L16 | V | | NA | <u>70</u> | | READ_IOUT | 0x8C | DC/DC converter output current. | R Word | Υ | L11 | Α | | NA | <u>71</u> | | READ_TEMPERATURE_1 | 0x8D | External diode junction temperature. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word | Y | L11 | °C | | NA | <u>71</u> | | READ_TEMPERATURE_2 | 0x8E | Internal junction temperature. | R Word | N | L11 | °C | | NA | <u>71</u> | | READ_POUT | 0x96 | DC/DC converter output power. | R Word | Υ | L11 | W | | NA | <u>71</u> | | MFR_READ_IOUT | 0xBB | Alternate data format for READ_IOUT. One LSB = 2.5mA. | R Word | Υ | CF | 2.5mA | | NA | <u>72</u> | | MFR_IIN_PEAK | 0xC4 | Maximum measured value of READ_IIN | R Word | Υ | L11 | Α | | NA | <u>71</u> | | MFR_IIN_MIN | 0xC5 | Minimum measured value of READ_IIN. | R Word | Υ | L11 | Α | | NA | <u>71</u> | | MFR_PIN_PEAK | 0xC6 | Maximum measured value of READ_PIN. | R Word | Υ | L11 | W | | NA | <u>71</u> | | MFR_PIN_MIN | 0xC7 | Minimum measured value of READ_PIN. | R Word | Υ | L11 | W | | NA | <u>71</u> | | MFR_IOUT_SENSE_VOLTAGE | 0xFA | Absolute value of VISENSEP – VISENSEM. One LSB = $3.05\mu V$ . | R Word | Υ | CF | 3.05µV | | NA | <u>73</u> | | MFR_VIN_PEAK | 0xDE | Maximum measured value of READ_VIN. | R Word | N | L11 | V | | NA | <u>73</u> | | MFR_VOUT_PEAK | 0xDD | Maximum measured value of READ_VOUT. | R Word | Υ | L16 | V | | NA | <u>73</u> | | MFR_IOUT_PEAK | 0xD7 | Maximum measured value of READ_IOUT. | R Word | Υ | L11 | Α | | NA | <u>73</u> | | MFR_TEMPERATURE_1_PEAK | 0xDF | Maximum measured value of READ_TEMPERATURE_1. | R Word | Υ | L11 | °C | | NA | <u>73</u> | | MFR_VIN_MIN | 0xFC | Minimum measured value of READ_VIN. | R Word | N | L11 | V | | NA | <u>73</u> | | MFR_VOUT_MIN | 0xFB | Minimum measured value of READ_VOUT. | R Word | Υ | L16 | V | | NA | <u>73</u> | | MFR_IOUT_MIN | 0xD8 | Minimum measured value of READ_IOUT. | R Word | Υ | L11 | А | | NA | <u>73</u> | | MFR_TEMPERATURE_1_MIN | 0xFD | Minimum measured value of READ_TEMPERATURE_1. | R Word | Υ | L11 | °C | | NA | <u>74</u> | # READ\_VIN This command returns the most recent ADC measured value of the input voltage at the V<sub>IN SNS</sub> pin. # READ\_IIN This command returns the most recent ADC measured value of the input current derived from the voltage difference between the IIN\_SNSP and IIN\_SNSM pins. The READ\_IIN value reported is automatically corrected to account for the range selected by Mfr\_ein\_config\_iin\_range[1:0]. ### READ PIN This command returns the most recent ADC measured value of the input power in watts. This is the product of READ\_IIN and READ\_VIN. # READ\_VOUT This command returns the most recent ADC measured value of the channel's output voltage. / INFAD 2975f # READ\_IOUT This command returns the most recent ADC measured value of the channel's output current. ### MFR IIN PEAK This command returns the maximum ADC measured value of the input current. This register is reset to 0x7C00 ( $-2^{25}$ ) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR IIN MIN This command returns the minimum ADC measured value of the input current. This register is reset to 0x7BFF (approximately 2<sup>25</sup>) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. # MFR\_PIN\_PEAK This command returns the maximum ADC measured value of the input power. This register is reset to 0x7C00 ( $-2^{25}$ ) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. # MFR\_PIN\_MIN This command returns the minimum ADC measured value of the input power. This register is reset to 0x7BFF (approximately $2^{25}$ ) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### READ TEMPERATURE 1 This command returns the most recent measured value of the external diode temperature in °C. This value is used for all temperature related operations and calculations. This command is paged. READ\_TEMPERATURE\_2 is substituted for READ\_TEMPERATURE\_1 if the associated T<sub>SENSE</sub> network fails to detect a valid temperature. The T<sub>SENSE</sub> network will fail to detect a valid temperature under the following conditions: The T<sub>SENSE</sub> pin is shorted to a constant voltage. The sense diode has an ideality factor greater than N\_TS max. # READ\_TEMPERATURE\_2 This command returns the most recent ADC measured value of junction temperature in °C as determined by the LTC2975's internal temperature sensor. This register is for information purposes and does not generate any faults, warnings, or affect any other registers or internal calculations unless it is used as READ\_TEMPERATURE\_1. This command is not paged. READ\_TEMPERATURE\_2 is substituted for READ\_TEMPERATURE\_1 if a channel's T<sub>SENSE</sub> network fails to detect a valid temperature. ### READ POUT This command returns the most recent ADC measured value of the channel's output power in watts. # MFR\_READ\_IOUT This command returns the most recent ADC measured value of the channel's output current, using a custom format that provides better numeric representation granularity than the READ\_IOUT command for currents whose absolute value is between 2A and 82A. ### MFR\_READ\_IOUT Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|---------------------|---------------------------------------------------------------------------------------------| | b[15:0] | Mfr_read_iout[15:0] | Channel output current expressed in custom format for improved resolution at high currents. | | | | Value = Y • 2.5 where Y = b[15:0] is a signed two's-complement number. | | | | Example: | | | | MFR_READ_IOUT = 5mA | | | | For b[15:0] = 0x0002 | | | | Value = 2 • 2.5 = 5mA | The granularity of the returned value is always 2.5mA, and the return value is limited to ±81.92A. Use the READ\_IOUT command for larger currents. Note that the accuracy of the returned value is always limited by the ADC Characteristics listed in the Electrical Characteristics section. # **Comparison of Granularity Due to Numeric Format** | CURRENT RANGE | READ_IOUT<br>Granularity | MFR_READ_IOUT<br>Granularity | | | |-------------------------------------------|--------------------------|------------------------------|--|--| | $31.25$ mA $\leq I_{OUT} < 62.5$ mA | 61µA | 2.5mA | | | | 62.5mA ≤ I <sub>OUT</sub> < 125mA | 122µA | 2.5mA | | | | $125\text{mA} \le I_{OUT} < 250\text{mA}$ | 244μΑ | 2.5mA | | | | $250\text{mA} \le I_{OUT} < 500\text{mA}$ | 488µA | 2.5mA | | | | $0.5A \le I_{OUT} < 1A$ | 977μΑ | 2.5mA | | | | $1A \le I_{OUT} < 2A$ | 1.95mA | 2.5mA | | | | $2A \le I_{OUT} < 4A$ | 3.9mA | 2.5mA | | | | $4A \le I_{OUT} < 8A$ | 7.8mA | 2.5mA | | | | 8A ≤ I <sub>OUT</sub> < 16A | 15.6mA | 2.5mA | | | | 16A ≤ I <sub>OUT</sub> < 32A | 31.3mA | 2.5mA | | | | 32A ≤ I <sub>OUT</sub> < 64A | 62.5mA | 2.5mA | | | | 64A ≤ I <sub>OUT</sub> < 82A | 125mA | 2.5mA | | | | 82A ≤ I <sub>OUT</sub> < 128A | 125mA | Saturated | | | | 128A ≤ I <sub>OUT</sub> < 256A | 250mA | Saturated | | | ### MFR IOUT SENSE VOLTAGE This command returns the absolute value of the voltage measured between $I_{SENSEP,n}$ and $I_{SENSEM,n}$ during the last READ\_IOUT ADC conversion without any temperature correction. ### MFR\_IOUT\_SENSE\_VOLTAGE Data Contents | BIT(S) | SYMBOL | OPERATION | |---------|------------------------|-----------------------------------------------------------------------------------------------------------| | b[15:0] | Mfr_iout_sense_voltage | Absolute value of raw voltage conversion measured between I <sub>SENSEPn</sub> and I <sub>SENSEMn</sub> . | | | | Value = $Y \cdot 0.025 \cdot 2^{-13}$ where $Y = b[15:0]$ is an unsigned integer. | | | | Example: | | | | MFR_IOUT_SENSE_VOLTAGE = 1.544mV | | | | For b[15:0] = 0x1FA=506 | | | | Value = $506 \cdot 0.025 \cdot 2^{-13} = 1.544 \text{mV}$ | ### MFR\_VIN\_PEAK This command returns the maximum ADC measured value of the input voltage. This register is reset to 0x7C00 ( $-2^{25}$ ) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR\_VOUT\_PEAK This command returns the maximum ADC measured value of the channel's output voltage. This register is reset to 0xF800 (0.0) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR IOUT PEAK This commands returns the maximum ADC measured value of the channel's output current. This register is reset to $0x7C00 (-2^{25})$ when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR TEMPERATURE 1 PEAK This command returns the maximum measured value of the external diode temperature in $^{\circ}$ C. This register is reset to 0x7C00 ( $-2^{25}$ ) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR VIN MIN This command returns the minimum ADC measured value of the input voltage. This register is reset to 0x7BFF (approximately 2<sup>25</sup>) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR VOUT MIN This command returns the minimum ADC measured value of the channel's output voltage. This register is reset to 0xFFFF (7.9999) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. Updates are disabled when Margin Low (Ignore Faults and Warnings) is enabled. ### MFR\_IOUT\_MIN This command returns the minimum ADC measured value of the channel's output current. This register is reset to 0x7BFF (approximately 2<sup>25</sup>) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### MFR\_TEMPERATURE\_1\_MIN This command returns the minimum measured value of the external diode temperature in °C. This register is reset to 0x7BFF (approximately 2<sup>25</sup>) when the LTC2975 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. ### **FAULT LOGGING** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |-----------------------|-------------|----------------------------------------------------------------------------------------------------|-----------|-------|--------|-------|--------|------------------|-------------| | MFR_FAULT_LOG_STORE | 0xEA | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N | | | | NA | <u>74</u> | | MFR_FAULT_LOG_RESTORE | 0xEB | Command a transfer of the fault log previously stored in EEPROM back to RAM. | Send Byte | N | | | | NA | 74 | | MFR_FAULT_LOG_CLEAR | 0xEC | Initialize the EEPROM block reserved for fault logging and clear any previous fault logging locks. | Send Byte | N | | | | NA | <u>75</u> | | MFR_FAULT_LOG_STATUS | 0xED | Fault logging status. | R Byte | N | Reg | | Υ | NA | <u>75</u> | | MFR_FAULT_LOG | 0xEE | Fault log data bytes. This sequentially retrieved data is used to assemble a complete fault log. | R Block | N | Reg | | Υ | NA | <u>75</u> | ### **Fault Log Operation** A conceptual diagram of the fault log is shown in Figure 22. The fault log provides black box capability for the LTC2975. During normal operation the contents of the status registers, the output voltage/current/temperature readings, the input voltage readings, as well as peak and min values of these quantities, are stored in a continuously updated buffer in RAM. You can think of the operation as being similar to a strip chart recorder. When a fault occurs, the contents are written into EEPROM for non volatile storage. The EEPROM fault log is then locked. The part can be powered down with the fault log available for reading at a later time. Figure 22. Fault Logging ### MFR FAULT LOG STORE This command allows the user to transfer data from the RAM buffer to EEPROM. ### MFR FAULT LOG RESTORE This command allows the user to transfer a copy of the fault-log data from the EEPROM to the RAM buffer. After a restore the RAM buffer is locked until a successful Mfr\_fault\_log read. INTERPLEMENTAL TECHNOLOGY ### MFR\_FAULT\_LOG\_CLEAR This command initializes the EEPROM block reserved for fault logging. Any previous fault log stored in EEPROM will be erased by this operation and logging of the fault log RAM to EEPROM will be enabled. Make sure that Mfr\_fault\_log\_status\_ram = 0 before issuing the MFR\_FAULT\_LOG\_CLEAR command. ### MFR FAULT LOG STATUS This register is used to manage fault log events. The Mfr\_fault\_log\_status\_eeprom bit is set after a MFR\_FAULT\_LOG\_STORE command or a faulted-off event triggers a transfer of the fault log from RAM to EEPROM. This bit is cleared by a MFR\_FAULT\_LOG\_CLEAR command. Mfr\_fault\_log\_status\_ram is set after a MFR\_FAULT\_ LOG\_RESTORE to indicate that the data in the RAM has been restored from EEPROM and not yet read using a MFR\_FAULT\_LOG command. This bit is cleared only by a successful execution of an MFR\_FAULT\_LOG command. #### MFR FAULT LOG STATUS Data Contents | BIT(S) | SYMBOL | OPERATION | | | | |--------|-----------------------------|-------------------------------------------------------------------|--|--|--| | b[7:2] | Reserved | Read only, always returns 0s. | | | | | b[1] | Mfr_fault_log_status_ram | ult log RAM status: | | | | | | | : The fault log RAM allows updates. | | | | | | | 1: The fault log RAM is locked until the next Mfr_fault_log read. | | | | | b[0] | Mfr_fault_log_status_eeprom | Fault log EEPROM status: | | | | | | | 0: The transfer of the fault log RAM to the EEPROM is enabled. | | | | | | | 1: The transfer of the fault log RAM to the EEPROM is inhibited. | | | | ### MFR FAULT LOG Read only. This 2040-bit (255 byte) data block contains a copy of the RAM buffer fault log. The RAM buffer is continuously updated after each ADC conversion as long as Mfr\_fault\_log\_status\_eeprom is clear. With Mfr\_config\_fault\_log\_enable = 1 and Mfr\_fault\_log\_status\_eeprom = 0, the RAM buffer is transferred to EEPROM whenever an LTC2975 fault causes a channel to latch off or a MFR\_FAULT\_LOG\_STORE command is received. This transfer is delayed until the ADC has updated its READ values for all channels when Mfr\_config\_all\_fast\_fault\_log is clear, otherwise it happens within 24ms. This optional delay can be used to ensure that the slower ADC monitored values are all updated for the case where a fast supervisor detected fault initiates the transfer to EEPROM. Mfr\_fault\_log\_status\_eeprom is set high after the RAM buffer is transferred to EEPROM and not cleared until a Mfr\_fault\_log\_clear is received, even if the LTC2975 is reset or powered down. Fault log EEPROM transfers are not initiated as a result of Status\_mfr\_discharge events. During a Mfr\_fault\_log read, data is returned one byte at a time as defined in Table 2. The fault log data is partitioned into two sections. The first section is referred to as the preamble and contains the Position\_last pointer, time information and peak and min values. The second section contains a chronological record of telemetry and requires Position\_last for proper interpretation. The fault log stores approximately 300ms seconds of telemetry. To prevent timeouts during block reads, it is recommended that Mfr\_config\_all\_longer\_pmbus\_timeout be set to 1. **Table 2. Data Block Contents** | DATA | BYTE* | DESCRIPTION | |-----------------------------|-------|-------------------------------------------------------------------------------------------| | Position_last[7:0] | 0 | Position of fault log pointer when fault occurred. | | SharedTime[7:0] | 1 | 41-bit share-clock counter value when fault occurred. Counter LSB is in 200µs increments. | | SharedTime[15:8] | 2 | | | SharedTime[23:16] | 3 | | | SharedTime[31:24] | 4 | | | SharedTime[39:32] | 5 | | | SharedTime[40] | 6 | | | Mfr_vout_peak0[7:0] | 7 | | | Mfr_vout_peak0[15:8] | 8 | | | Mfr_vout_min0[7:0] | 9 | | | Mfr_vout_min0[15:8] | 10 | | | Mfr_temperature_peak0[7:0] | 11 | | | Mfr_temperature_peak0[15:8] | 12 | | | Mfr_temperature_min0[7:0] | 13 | | | Mfr_temperature_min0[15:8] | 14 | | | Mfr_iout_peak0[7:0] | 15 | | | Mfr_iout_peak0[15:8] | 16 | | | Mfr_iout_min0[7:0] | 17 | | | Mfr_iout_min0[15:8] | 18 | | | Mfr_vin_peak[7:0] | 19 | | | Mfr_vin_peak[15:8] | 20 | | | Mfr_vin_min[7:0] | 21 | | | Mfr_vin_min[15:8] | 22 | | | Mfr_iin_peak[7:0] | 23 | | | Mfr_iin_peak[15:8] | 24 | | | Mfr_iin_min[7:0] | 25 | | | Mfr_iin_min[15:8] | 26 | | | Mfr_pin_peak[7:0] | 27 | | | Mfr_pin_peak[15:8] | 28 | | | Mfr_pin_min[7:0] | 29 | | | Mfr_pin_min[15:8] | 30 | | | Mfr_vout_peak1[7:0] | 31 | | | Mfr_vout_peak1[15:8] | 32 | | | Mfr_vout_min1[7:0] | 33 | | | Mfr_vout_min1[15:8] | 34 | | | Mfr_temperature_peak1[7:0] | 35 | | | Mfr_temperature_peak1[15:8] | 36 | | | Mfr_temperature_min1[7:0] | 37 | | | Mfr_temperature_min1[15:8] | 38 | | **Table 2. Data Block Contents** | DATA | BYTE* | DESCRIPTION | |-----------------------------|-------|-----------------------| | Mfr_iout_peak1[7:0] | 39 | | | Mfr_iout_peak1[15:8] | 40 | | | Mfr_iout_min1[7:0] | 41 | | | Mfr_iout_min1[15:8] | 42 | | | Mfr_vout_peak2[7:0] | 43 | | | Mfr_vout_peak2[15:8] | 44 | | | Mfr_vout_min2[7:0] | 45 | | | Mfr_vout_min2[15:8] | 46 | | | Mfr_temperature_peak2[7:0] | 47 | | | Mfr_temperature_peak2[15:8] | 48 | | | Mfr_temperature_min2[7:0] | 49 | | | Mfr_temperature_min2[15:8] | 50 | | | Mfr_iout_peak2[7:0] | 51 | | | Mfr_iout_peak2[15:8] | 52 | | | Mfr_iout_min2[7:0] | 53 | | | Mfr_iout_min2[15:8] | 54 | | | Mfr_vout_peak3[7:0] | 55 | | | Mfr_vout_peak3[15:8] | 56 | | | Mfr_vout_min3[7:0] | 57 | | | Mfr_vout_min3[15:8] | 58 | | | Mfr_temperature_peak3[7:0] | 59 | | | Mfr_temperature_peak3[15:8] | 60 | | | Mfr_temperature_min3[7:0] | 61 | | | Mfr_temperature_min3[15:8] | 62 | | | Mfr_iout_peak3[7:0] | 63 | | | Mfr_iout_peak3[15:8] | 64 | | | Mfr_iout_min3[7:0] | 65 | | | Mfr_iout_min3[15:8] | 66 | | | Status_vout0[7:0] | 67 | | | Status_iout0[7:0] | 68 | | | Status_mfr_specific0[7:0] | 69 | | | Status_vout1[7:0] | 70 | | | Status_iout1[7:0] | 71 | | | Status_mfr_specific1[7:0] | 72 | | | Status_vout2[7:0] | 73 | | | Status_iout2[7:0] | 74 | | | Status_mfr_specific2[7:0] | 75 | | | Status_vout3[7:0] | 76 | | | Status_iout3[7:0] | 77 | | | Status_mfr_specific3[7:0] | 78 | | | | | 71 bytes for preamble | 2975f **Table 2. Data Block Contents** | DATA | BYTE* | DESCRIPTION | |-------------------------------|-------------|--------------------------------------| | Fault_log [Position_last] | 79 | | | Fault_log [Position_last-1] | 80 | | | | | | | Fault_log [Position_last-170] | 237 | | | Reserved | 238-<br>254 | | | | | Number of loops: (238 – 79)/58 = 2.7 | <sup>\*</sup>Note that PMBus data byte numbers start at 1 rather than 0. See Figure 13 Block Read. The data returned between bytes 79 and 237 of the previous table is interpreted using Position\_last and the following table. The key to identifying the data located in byte 79 is to locate the DATA corresponding to POSITION = Position\_last in the next table. Subsequent bytes are identified by decrementing the value of POSITION. For example: If Position\_last = 8 then the first data returned in a block read is Status\_temperature of page 0 followed by Read\_temperature\_1[15:8] of page 0 followed by Read\_temperature\_1[7:0] of page 0 and so on. See Table 3. **Table 3. Interpreting Cyclical Loop Data** | POSITION | DATA | |----------|----------------------------| | 0 | Read_temperature_2[7:0] | | 1 | Read_temperature_2[15:8] | | 2 | Read_vout0[7:0] | | 3 | Read_vout0[15:8] | | 4 | Status_vout0[7:0] | | 5 | Status_mfr_specific0[7:0] | | 6 | Read_temperature_1_0[7:0] | | 7 | Read_temperature_1_0[15:8] | | 8 | Status_temperature0[7:0] | | 9 | Status_iout0[7:0] | | 10 | Read_iout0[7:0] | | 11 | Read_iout0[15:8] | | 12 | Read_pout0[7:0] | | 13 | Read_pout0[15:8] | | 14 | Read_vin[7:0] | | 15 | Read_vin[15:8] | | 16 | Status_input[7:0] | | 17 | 0x0 | Table 3. Interpreting Cyclical Loop Data | POSITION | DATA | |----------|----------------------------| | 18 | Read_iin[7:0] | | 19 | Read_iin[15:8] | | 20 | Read_pin[7:0] | | 21 | Read_pin[15:8] | | 22 | Read_vout1[7:0] | | 23 | Read_vout1[15:8] | | 24 | Status_vout1[7:0] | | 25 | Status_mfr_specific1[7:0] | | 26 | Read_temperature_1_1[7:0] | | 27 | Read_temperature_1_1[15:8] | | 28 | Status_temperature1[7:0] | | 29 | Status_iout1[7:0] | | 30 | Read_iout1[7:0] | | 31 | Read_iout1[15:8] | | 32 | Read_pout1[7:0] | | 33 | Read_pout1[15:8] | | 34 | Read_vout2[7:0] | | 35 | Read_vout2[15:8] | | 36 | Status_vout2[7:0] | | 37 | Status_mfr_specific2[7:0] | | 38 | Read_temperature_1_2[7:0] | | 39 | Read_temperature_1_2[15:8] | | 40 | Status_temperature2[7:0] | | 41 | Status_iout2[7:0] | | 42 | Read_iout2[7:0] | | 43 | Read_iout2[15:8] | | 44 | Read_pout2[7:0] | | 45 | Read_pout2[15:8] | | 46 | Read_vout3[7:0] | | 47 | Read_vout3[15:8] | | 48 | Status_vout3[7:0] | | 49 | Status_mfr_specific3[7:0] | | 50 | Read_temperature_1_3[7:0] | | 51 | Read_temperature_1_3[15:8] | | 52 | Status_temperature3[7:0] | | 53 | Status_iout3[7:0] | | 54 | Read_iout3[7:0] | | 55 | Read_iout3[15:8] | | 56 | Read_pout3[7:0] | | 57 | Read_pout3[15:8] | | | Total Bytes = 58 | ## MFR\_FAULT\_LOG Read Example The following table fully decodes a sample fault log read with Position\_last = 13 to help clarify the cyclical nature of the operation. ### **Data Block Contents** ### PREAMBLE INFORMATION | PKEAMBLE INFUKMATION | | | | | | | | |---------------------------|-----------------------|--|---------------------------------|-----------------------------------------------------------|--|--|--| | BYTE<br>NUMBER<br>DECIMAL | BYTE<br>NUMBER<br>HEX | | DATA | DESCRIPTION | | | | | 0 | 00 | | Position_last[7:0] = 13 | Position of fault-<br>log pointer when<br>fault occurred. | | | | | 1 | 01 | | SharedTime[7:0] | 41-bit share- | | | | | 2 | 02 | | SharedTime[15:8] | clock counter<br>value when fault | | | | | 3 | 03 | | SharedTime[23:16] | occurred. Counter | | | | | 4 | 04 | | SharedTime[31:24] | LSB is in 200µs<br>increments. | | | | | 5 | 05 | | SharedTime[39:32] | inorements. | | | | | 6 | 06 | | SharedTime[40] | | | | | | 7 | 07 | | Mfr_vout_peak0[7:0] | | | | | | 8 | 08 | | Mfr_vout_peak0[15:8] | | | | | | 9 | 09 | | Mfr_vout_min0[7:0] | | | | | | 10 | 0A | | Mfr_vout_min0[15:8] | | | | | | 11 | 0B | | Mfr_temperature_<br>peak0[7:0] | | | | | | 12 | 0C | | Mfr_temperature_<br>peak0[15:8] | | | | | | 13 | 0D | | Mfr_temperature_<br>min0[7:0] | | | | | | 14 | 0E | | Mfr_temperature_<br>min0[15:8] | | | | | | 15 | 0F | | Mfr_iout_peak0[7:0] | | | | | | 16 | 10 | | Mfr_iout_peak0[15:8] | | | | | | 17 | 11 | | Mfr_iout_min0[7:0] | | | | | | 18 | 12 | | Mfr_iout_min0[15:8] | | | | | | 19 | 13 | | Mfr_vin_peak_[7:0] | | | | | | 20 | 14 | | Mfr_vin_peak_[15:8] | | | | | | 21 | 15 | | Mfr_vin_min_[7:0] | | | | | | 22 | 16 | | Mfr_vin_min_[15:8] | | | | | | 23 | 17 | | Mfr_iin_peak[7:0] | | | | | | 24 | 18 | | Mfr_iin_peak[15:8] | | | | | | 25 | 19 | | Mfr_iin_min[7:0] | | | | | | 26 | 1A | | Mfr_iin_min[15:8] | | | | | | 27 | 1B | | Mfr_pin_peak[7:0] | | | | | | | | | | | | | | | PREAMBLE INFORMATION | | | | | | | |---------------------------|-----------------------|---------------------------------|-------------|--|--|--| | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | DATA | DESCRIPTION | | | | | 28 | 1C | Mfr_pin_peak[15:8] | | | | | | 29 | 1D | Mfr_pin_min[7:0] | | | | | | 30 | 1E | Mfr_pin_min[15:8] | | | | | | 31 | 1F | Mfr_vout_peak1[7:0] | | | | | | 32 | 20 | Mfr_vout_peak1[15:8] | | | | | | 33 | 21 | Mfr_vout_min1[7:0] | | | | | | 34 | 22 | Mfr_vout_min1[15:8] | | | | | | 35 | 23 | Mfr_temperature_<br>peak1[7:0] | | | | | | 36 | 24 | Mfr_temperature_<br>peak1[15:8] | | | | | | 37 | 25 | Mfr_temperature_<br>min1[7:0] | | | | | | 38 | 26 | Mfr_temperature_<br>min1[15:8] | | | | | | 39 | 27 | Mfr_iout_peak1[7:0] | | | | | | 40 | 28 | Mfr_iout_peak1[15:8] | | | | | | 41 | 29 | Mfr_iout_min1[7:0] | | | | | | 42 | 2A | Mfr_iout_min1[15:8] | | | | | | 43 | 2B | Mfr_vout_peak2[7:0] | | | | | | 44 | 2C | Mfr_vout_peak2[15:8] | | | | | | 45 | 2D | Mfr_vout_min2[7:0] | | | | | | 46 | 2E | Mfr_vout_min2[15:8] | | | | | | 47 | 2F | Mfr_temperature_<br>peak2[7:0] | | | | | | 48 | 30 | Mfr_temperature_<br>peak2[15:8] | | | | | | 49 | 31 | Mfr_temperature_<br>min2[7:0] | | | | | | 50 | 32 | Mfr_temperature_<br>min2[15:8] | | | | | | 51 | 33 | Mfr_iout_peak2[7:0] | | | | | | 52 | 34 | Mfr_iout_peak2[15:8] | | | | | | 53 | 35 | Mfr_iout_min2[7:0] | | | | | | 54 | 36 | Mfr_iout_min2[15:8] | | | | | | 55 | 37 | Mfr_vout_peak3[7:0] | | | | | | 56 | 38 | Mfr_vout_peak3[15:8] | | | | | | 57 | 39 | Mfr_vout_min3[7:0] | | | | | | 58 | 3A | Mfr_vout_min3[15:8] | | | | | | 59 | 3B | Mfr_temperature_<br>peak3[7:0] | | | | | | PREAMBLE INFORMATION | | | | | | | |---------------------------|-----------------------|--|---------------------------------|-----------------|--|--| | BYTE<br>NUMBER<br>DECIMAL | BYTE<br>NUMBER<br>HEX | | DATA | DESCRIPTION | | | | 60 | 3C | | Mfr_temperature_<br>peak3[15:8] | | | | | 61 | 3D | | Mfr_temperature_<br>min3[7:0] | | | | | 62 | 3E | | Mfr_temperature_<br>min3[15:8] | | | | | 63 | 3F | | Mfr_iout_peak3[7:0] | | | | | 64 | 40 | | Mfr_iout_peak3[15:8] | | | | | 65 | 41 | | Mfr_iout_min3[7:0] | | | | | 66 | 42 | | Mfr_iout_min3[15:8] | | | | | 67 | 43 | | Status_vout0[7:0] | | | | | 68 | 44 | | Status_iout0[7:0] | | | | | 69 | 45 | | Status_<br>temperature0[7:0] | | | | | 70 | 46 | | Status_vout1[7:0] | | | | | 71 | 47 | | Status_iout1[7:0] | | | | | 72 | 48 | | Status_<br>temperature1[7:0] | | | | | 73 | 49 | | Status_vout2[7:0] | | | | | 74 | 4A | | Status_iout2[7:0] | | | | | 75 | 4B | | Status_<br>temperature2[7:0] | | | | | 76 | 4C | | Status_vout3[7:0] | | | | | 77 | 4D | | Status_iout3[7:0] | | | | | 78 | 4E | | Status_<br>temperature3[7:0] | End of Preamble | | | ### CYCLICAL MUX LOOP DATA | BYTE<br>Number<br>Decimal | BYTE<br>Number<br>Hex | LOOP<br>Byte<br>Number<br>Decimal | MUX LOOP 0 | 54 BYTES PER<br>LOOP | |---------------------------|-----------------------|-----------------------------------|-------------------|----------------------| | 79 | 4F | 13 | Read_pout0[15:8] | Position_last | | 80 | 50 | 12 | Read_pout0[7:0] | | | 81 | 51 | 11 | Read_iout0[15:8] | | | 82 | 52 | 10 | Read_iout0[7:0] | | | 83 | 53 | 9 | Status_iout0[7:0] | | ### CYCLICAL MUX LOOP DATA | BYTE<br>Number<br>Decimal | BYTE<br>Number<br>Hex | LOOP<br>Byte<br>Number<br>Decimal | MUX LOOP 0 | 54 BYTES PER<br>LOOP | |---------------------------|-----------------------|-----------------------------------|--------------------------------|----------------------| | 84 | 54 | 8 | Status_<br>temperature0[7:0] | | | 85 | 55 | 7 | Read_<br>temperature_1_0[15:8] | | | 86 | 56 | 6 | Read_<br>temperature_1_0[7:0] | | | 87 | 57 | 5 | Status_mfr_<br>specific0[7:0] | | | 88 | 58 | 4 | Status_vout0[7:0] | | | 89 | 59 | 3 | Read_vout0[15:8] | | | 90 | 5A | 2 | Read_vout0[7:0] | | | 91 | 5B | 1 | Read_<br>temperature_2[15:8] | | | 92 | 5C | 0 | Read_<br>temperature_2[7:0] | | ### CYCLICAL MUX LOOP DATA | • | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | LOOP<br>BYTE<br>NUMBER<br>DECIMAL | MUX LOOP 1 | 54 BYTES PER<br>Loop | |---|---------------------------|-----------------------|-----------------------------------|--------------------------------|----------------------| | | 93 | 5D | 57 | Read_pout3[15:8] | | | | 94 | 5E | 56 | Read_pout3[7:0] | | | | 95 | 5F | 55 | Read_iout3[15:8] | | | | 96 | 60 | 54 | Read_iout3[7:0] | | | | 97 | 61 | 53 | Status_iout3[7:0] | | | | 98 | 62 | 52 | Status_<br>temperature3[7:0] | | | | 99 | 63 | 51 | Read_<br>temperature_1_3[15:8] | | | | 100 | 64 | 50 | Read_<br>temperature_1_3[7:0] | | | | 101 | 65 | 49 | Status_mfr_<br>specific3[7:0] | | | | 102 | 66 | 48 | Status_vout3[7:0] | | | | 103 | 67 | 47 | Read_vout3[15:8] | | | | 104 | 78 | 46 | Read_vout3[7:0] | | | | 105 | 69 | 45 | Read_pout2[15:8] | | | | 106 | 6A | 44 | Read_pout2[7:0] | | | | 107 | 6B | 43 | Read_iout2[15:8] | | | | 108 | 6C | 42 | Read_iout2[7:0] | | | CYCLICAL MUX LOOP DATA | | | | | | |---------------------------|-----------------------|-----------------------------------|--------------------------------|----------------------|--| | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | LOOP<br>BYTE<br>NUMBER<br>DECIMAL | MUX LOOP 1 | 54 BYTES PER<br>LOOP | | | 109 | 6D | 41 | Status_iout2[7:0] | | | | 110 | 6E | 40 | Status_<br>temperature2[7:0] | | | | 111 | 6F | 39 | Read_<br>temperature_1_2[15:8] | | | | 112 | 70 | 38 | Read_<br>temperature_1_2[7:0] | | | | 113 | 71 | 37 | Status_mfr_<br>specific2[7:0] | | | | 114 | 72 | 36 | Status_vout2[7:0] | | | | 115 | 73 | 35 | Read_vout2[15:8] | | | | 116 | 74 | 34 | Read_vout2[7:0] | | | | 117 | 75 | 33 | Read_pout1[15:8] | | | | 118 | 76 | 32 | Read_pout1[7:0] | | | | 119 | 77 | 31 | Read_iout1[15:8] | | | | 120 | 78 | 30 | Read_iout1[7:0] | | | | 121 | 79 | 29 | Status_iout1[7:0] | | | | 122 | 7A | 28 | Status_<br>temperature2[7:0] | | | | 123 | 7B | 27 | Read_<br>temperature_1_1[15:8] | | | | 124 | 7C | 26 | Read_<br>temperature_1_1[7:0] | | | | 125 | 7D | 25 | Status_mfr_<br>specific1[7:0] | | | | 126 | 7E | 24 | Status_vout1[7:0] | | | | 127 | 7F | 23 | Read_vout1[15:8] | | | | 128 | 80 | 22 | Read_vout1[7:0] | | | | 129 | 81 | 21 | Read_pin[15:8] | | | | 130 | 82 | 20 | Read_pin[7:0] | | | | 131 | 83 | 19 | Read_in[15:8] | | | | 132 | 84 | 18 | Read_in[7:0] | | | | 133 | 85 | 17 | 0x0 | | | | 134 | 86 | 16 | Status_input[7:0] | | | | 135 | 87 | 15 | Read_vin[15:8] | | | | 136 | 88 | 14 | Read_vin[7:0] | | | | 137 | 89 | 13 | Read_pout0[15:8] | | | | 138 | 8A | 12 | Read_pout0[7:0] | | | | 139 | 8B | 11 | Read_iout0[15:8] | | | | 140 | 8C | 10 | Read_iout0[7:0] | | | | CYCLICAL MUX LOOP DATA | | | | | | | |---------------------------|-----------------------|-----------------------------------|--------------------------------|----------------------|--|--| | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | LOOP<br>Byte<br>Number<br>Decimal | MUX LOOP 1 | 54 BYTES PER<br>Loop | | | | 141 | 8D | 9 | Status_iout0[7:0] | | | | | 142 | 8E | 8 | Status_<br>temperature0[7:0] | | | | | 143 | 8F | 7 | Read_<br>temperature_1_0[15:8] | | | | | 144 | 90 | 6 | Read_<br>temperature_1_0[7:0] | | | | | 145 | 91 | 5 | Status_mfr_<br>specific0[7:0] | | | | | 146 | 92 | 4 | Status_vout0[7:0] | | | | | 147 | 93 | 3 | Read_vout0[15:8] | | | | | 148 | 94 | 2 | Read_vout0[7:0] | | | | | 149 | 95 | 1 | Read_<br>temperature_2[15:8] | | | | | 150 | 96 | 0 | Read_<br>temperature_2[7:0] | | | | | CYCLICAL MUX LOOP DATA | | | | | | | |---------------------------|----------------------|----|--------------------------------|--|--|--| | BYTE<br>Number<br>Decimal | NUMBER NUMBER NUMBER | | 54 BYTES PER<br>LOOP | | | | | 151 | 97 | 57 | Read_pout3[15:8] | | | | | 152 | 98 | 56 | Read_pout3[7:0] | | | | | 153 | 99 | 55 | Read_iout3[15:8] | | | | | 154 | 9A | 54 | Read_iout3[7:0] | | | | | 155 | 9B | 53 | Status_iout3[7:0] | | | | | 156 | 9C | 52 | Status_<br>temperature3[7:0] | | | | | 157 | 9D | 51 | Read_<br>temperature_1_3[15:8] | | | | | 158 | 9E | 50 | Read_<br>temperature_1_3[7:0] | | | | | 159 | 9F | 49 | Status_mfr_<br>specific3[7:0] | | | | | 160 | A0 | 48 | Status_vout3[7:0] | | | | | 161 | A1 | 47 | Read_vout3[15:8] | | | | | 162 | A2 | 46 | Read_vout3[7:0] | | | | | 163 | A3 | 45 | Read_pout2[15:8] | | | | | 164 | A4 | 44 | Read_pout2[7:0] | | | | | 165 | A5 | 43 | Read_iout2[15:8] | | | | | 166 | A6 | 42 | Read_iout2[7:0] | | | | 2975f | CYCLICAL MUX LOOP DATA | | | | | | | |---------------------------|-----------------------|-----------------------------------|--------------------------------|----------------------|--|--| | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | LOOP<br>BYTE<br>NUMBER<br>DECIMAL | MUX LOOP 2 | 54 BYTES PER<br>LOOP | | | | 167 | A7 | 41 | Status_iout2[7:0] | | | | | 168 | A8 | 40 | Status_<br>temperature2[7:0] | | | | | 169 | A9 | 39 | Read_<br>temperature_1_2[15:8] | | | | | 170 | AA | 38 | Read_<br>temperature_1_2[7:0] | | | | | 171 | AB | 37 | Status_mfr_<br>specific2[7:0] | | | | | 172 | AC | 36 | Status_vout2[7:0] | | | | | 173 | AD | 35 | Read_vout2[15:8] | | | | | 174 | AE | 34 | Read_vout2[7:0] | | | | | 175 | AF | 33 | Read_pout1[15:8] | | | | | 176 | В0 | 32 | Read_pout1[7:0] | | | | | 177 | B1 | 31 | Read_iout1[15:8] | | | | | 178 | B2 | 30 | Read_iout1[7:0] | | | | | 179 | В3 | 29 | Status_iout1[7:0] | | | | | 180 | B4 | 28 | Status_<br>temperature2[7:0] | | | | | 181 | B5 | 27 | Read_<br>temperature_1_1[15:8] | | | | | 182 | В6 | 26 | Read_<br>temperature_1_1[7:0] | | | | | 183 | В7 | 25 | Status_mfr_<br>specific1[7:0] | | | | | 184 | B8 | 24 | Status_vout1[7:0] | | | | | 185 | B9 | 23 | Read_vout1[15:8] | | | | | 186 | BA | 22 | Read_vout1[7:0] | | | | | 187 | BB | 21 | Read_pin[15:8] | | | | | 188 | BC | 20 | Read_pin[7:0] | | | | | 189 | BD | 19 | Read_in[15:8] | | | | | 190 | BE | 18 | Read_in[7:0] | | | | | 191 | BF | 17 | 0x0 | | | | | 192 | CO | 16 | Status_input[7:0] | | | | | 193 | C1 | 15 | Read_vin[15:8] | | | | | 194 | C2 | 14 | Read_vin[7:0] | | | | | 195 | C3 | 13 | Read_pout0[15:8] | | | | | 196 | C4 | 12 | Read_pout0[7:0] | | | | | 197 | C5 | 11 | Read_iout0[15:8] | | | | | 198 | C6 | 10 | Read_iout0[7:0] | | | | | 199 | C7 | 9 | Status_iout0[7:0] | | | | | CYCLICAL | CYCLICAL MUX LOOP DATA | | | | | | | | |---------------------------|------------------------|-----------------------------------|--------------------------------|----------------------|--|--|--|--| | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | LOOP<br>Byte<br>Number<br>Decimal | MUX LOOP 2 | 54 BYTES PER<br>LOOP | | | | | | 200 | C8 | 8 | Status_<br>temperature0[7:0] | | | | | | | 201 | C9 | 7 | Read_<br>temperature_1_0[15:8] | | | | | | | 202 | CA | 6 | Read_<br>temperature_1_0[7:0] | | | | | | | 203 | СВ | 5 | Status_mfr_<br>specific0[7:0] | | | | | | | 204 | CC | 4 | Status_vout0[7:0] | | | | | | | 205 | CD | 3 | Read_vout0[15:8] | | | | | | | 206 | CE | 2 | Read_vout0[7:0] | | | | | | | 207 | CF | 1 | Read_<br>temperature_2[15:8] | | | | | | | 208 | D0 | 0 | Read_<br>temperature_2[7:0] | | | | | | | ВУТЕ | BYTE | LOOP<br>BYTE | | | |-------------------|---------------|--------------|--------------------------------|----------------------| | NUMBER<br>Decimal | NUMBER<br>HEX | | MUX LOOP 3 | 54 BYTES PER<br>Loop | | 209 | D1 | 57 | Read_pout3[15:8] | | | 210 | D2 | 56 | Read_pout3[7:0] | | | 211 | D3 | 55 | Read_iout3[15:8] | | | 212 | D4 | 54 | Read_iout3[7:0] | | | 213 | D5 | 53 | Status_iout3[7:0] | | | 214 | D6 | 52 | Status_<br>temperature_3[7:0] | | | 215 | D7 | 51 | Read_<br>temperature_1_3[15:8] | | | 216 | D8 | 50 | Read_<br>temperature_1_3[7:0] | | | 217 | D9 | 49 | Status_mfr_<br>specific3[7:0] | | | 218 | DA | 48 | Status_vout3[7:0] | | | 219 | DB | 47 | Read_vout3[15:8] | | | 220 | DC | 46 | Read_vout3[7:0] | | | 221 | DD | 45 | Read_pout2[15:8] | | | 222 | DE | 44 | Read_pout2[7:0] | | | 223 | DF | 43 | Read_iout2[15:8] | | | 224 | E0 | 42 | Read_iout2[7:0] | | | CYCLICAL | CYCLICAL MUX LOOP DATA | | | | | | | |---------------------------|------------------------|-----------------------------------|--------------------------------|------------------------------|--|--|--| | BYTE<br>Number<br>Decimal | BYTE<br>NUMBER<br>HEX | LOOP<br>BYTE<br>NUMBER<br>DECIMAL | MUX LOOP 3 | 54 BYTES PER<br>LOOP | | | | | 225 | E1 | 41 | Status_iout2[7:0] | | | | | | 226 | E2 | 40 | Status_<br>temperature2[7:0] | | | | | | 227 | E3 | 39 | Read_<br>temperature_1_2[15:8] | | | | | | 228 | E4 | 38 | Read_<br>temperature_1_2[7:0] | | | | | | 229 | E5 | 37 | Status_mfr_<br>specific2[7:0] | | | | | | 230 | E6 | 36 | Status_vout2[7:0] | | | | | | 231 | E7 | 35 | Read_vout2[15:8] | | | | | | 232 | E8 | 34 | Read_vout2[7:0] | | | | | | 233 | E9 | 33 | Read_pout1[15:8] | | | | | | 234 | EA | 32 | Read_pout1[7:0] | | | | | | 235 | EB | 31 | Read_iout1[15:8] | | | | | | 236 | EC | 30 | Read_iout1[7:0] | | | | | | 237 | ED | 29 | Status_iout1[7:0] | Last valid fault log byte | | | | | 238 | EE | | 0x00 | Bytes EE - FE<br>return 0x00 | | | | | CYCLICAL MUX LOOP DATA | | | | | | | |---------------------------|-----------------------|-----------------------------------|------------|-----------------------------------------------------------------------------------------|--|--| | BYTE<br>Number<br>Decimal | BYTE<br>Number<br>Hex | LOOP<br>Byte<br>Number<br>Decimal | MUX LOOP 3 | 54 BYTES PER<br>LOOP | | | | 239 | EF | | 0x00 | | | | | 240 | F0 | | 0x00 | | | | | 241 | F1 | | 0x00 | | | | | 242 | F2 | | 0x00 | | | | | 243 | F3 | | 0x00 | | | | | 244 | F4 | | 0x00 | | | | | 245 | F5 | | 0x00 | | | | | 246 | F6 | | 0x00 | | | | | 247 | F7 | | 0x00 | | | | | 248 | F8 | | 0x00 | | | | | 249 | F9 | | 0x00 | | | | | 250 | FA | | 0x00 | | | | | 251 | FB | | 0x00 | | | | | 252 | FC | | 0x00 | | | | | 253 | FD | | 0x00 | | | | | 254 | FE | | 0x00 | This is PMBUS<br>byte 255. It must<br>be read to clear<br>Mfr_fault_log_<br>status_ram. | | | ## IDENTIFICATION/INFORMATION | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |-----------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|------------------|-------------| | CAPABILITY | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte | N | Reg | | | 0xB0 | <u>83</u> | | PMBUS_REVISION | 0x98 | PMBus revision supported by this device.<br>Current revision is 1.1. | R Byte | N | Reg | | | 0x11 | <u>83</u> | | MFR_SPECIAL_ID | 0xE7 | Manufacturer code for identifying the LTC2975. | R Word | N | Reg | | Υ | 547<br>0x0223 | 83 | | MFR_SPECIAL_LOT | 0xE8 | Customer dependent codes that identify the factory programmed user configuration stored in EEPROM. Contact factory for default value. | R Byte | Υ | Reg | | Y | NA | <u>83</u> | ### **CAPABILITY** The CAPABILITY command provides a way for a host system to determine some key capabilities of the LTC2975. ### **CAPABILITY Data Contents** | BIT(S) | SYMBOL | OPERATION | |--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | b[7] | Capability_pec | Hard coded to 1 indicating Packet Error Checking is supported. Reading the Mfr_config_all_pec_en bit will indicate whether PEC is currently required. | | b[6:5] | Capability_scl_max | Hard coded to 01b indicating the maximum supported bus speed is 400kHz. | | b[4] | Capability_smb_alert | Hard coded to 1 indicating this device does have an ALERTB pin and does support the SMBus Alert Response Protocol. | | b[3:0] | Reserved | Always returns 0. | ### PMBus\_REVISION ### PMBus\_REVISION Data Contents | BIT(S) | SYMBOL | OPERATION | | | | |--------|-----------|----------------------------------------------------------------------------------------------|--|--|--| | b[7:0] | PMBus_rev | Reports the PMBus standard revision compliance. This is hard-coded to 0x11 for revision 1.1. | | | | ### MFR\_SPECIAL\_ID This register contains the manufacturer ID for the LTC2975. Always returns 0x0223. ### MFR SPECIAL LOT These paged registers contain information that identifies the user configuration that was programmed at the factory. Contact the factory to request a custom factory programmed user configuration and special lot number. ### **USER SCRATCHPAD** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | REF<br>PAGE | |--------------------|-------------|----------------------------------------|----------|-------|--------|-------|--------|------------------|-------------| | USER_DATA_00 | 0xB0 | Manufacturer reserved for LTpowerPlay. | R/W Word | N | Reg | | Υ | NA | <u>83</u> | | USER_DATA_01 | 0xB1 | Manufacturer reserved for LTpowerPlay. | R/W Word | Υ | Reg | | Υ | NA | <u>83</u> | | USER_DATA_02 | 0xB2 | OEM Reserved. | R/W Word | N | Reg | | Υ | NA | <u>83</u> | | USER_DATA_03 | 0xB3 | Scratchpad location. | R/W Word | Υ | Reg | | Υ | 0x0000 | <u>83</u> | | USER_DATA_04 | 0xB4 | Scratchpad location. | R/W Word | N | Reg | | Υ | 0x0000 | <u>83</u> | | MFR_LTC_RESERVED_1 | 0xB5 | Manufacturer reserved. | R/W Word | Υ | Reg | | Υ | NA | <u>83</u> | | MFR_LTC_RESERVED_2 | 0xBC | Manufacturer reserved. | R/W Word | Υ | Reg | | | NA | <u>83</u> | ## USER\_DATA\_00, USER\_DATA\_01, USER\_DATA\_02, USER\_DATA\_03, USER\_DATA\_04, MFR\_LTC\_RESERVED\_1 and MFR\_LTC\_RESERVED\_2 These registers are provided as user scratchpad and additional manufacturer reserved locations. USER\_DATA\_03 and USER\_DATA\_04 are available for user scratchpad use. These 10 bytes (1 unpaged word plus 4paged words) might be used for traceability or revision information such as serial number, board model number, assembly location, or assembly date. ### **OVERVIEW** The LTC2975 is a 4-channel Power System Management IC that is capable of sequencing, margining, trimming, supervising output voltage for OV/UV conditions, supervising output current for OC/UC conditions, fault management, voltage/current/ temperature readback for four DC/DC converter channels, and readback of high side input current, input voltage, input power, input energy, and junction temperature. Multiple Linear Technology Power System Managers can coordinate operation using the SHARE\_CLK, FAULTB, and CONTROL pins. The LTC2975 utilizes a PMBus compliant interface and command set. ### **POWERING THE LTC2975** The LTC2975 can be powered two ways. The first method requires that a voltage between 4.5V and 15V be applied to the $V_{PWR}$ pin. See Figure 23. An internal linear regulator converts $V_{PWR}$ down to 3.3V which drives all of the internal circuitry of the LTC2975. Alternatively, power from an external 3.3V supply may be applied directly to the $V_{DD33}$ pins 11 and 12 using a voltage between 3.13V and 3.47V. See Figure 24. Tie $V_{PWB}$ to the Figure 23. Powering LTC2975 Directly from an Intermediate Bus Figure 24. Powering LTC2975 from External 3.3V Supply $V_{DD33}$ pins. All functionality is available when using this alternate power method. The higher voltages needed for the $V_{OUT\_EN}$ pins and bias for the $V_{SENSE}$ pins are charge pumped from $V_{DD33}$ . ### **SETTING COMMAND REGISTER VALUES** The command register settings described herein are intended as a reference and for the purpose of understanding the registers in a software development environment. In actual practice, the LTC2975 can be completely configured for stand-alone operation with the DC1613 USB to I<sup>2</sup>C/SMBus/PMBus controller and software GUI using intuitive menu driven objects. #### MEASURING INPUT CURRENT The LTC2975 is capable of measuring the current of the input power source. The device also measures the input supply voltage, enabling it to calculate input power. The LTC2975 has an accurate internal time base allowing the chip to calculate input energy since energy is the product of power and time. The units for each of the measured parameters are amps, volts, watts, and millijoules. Input current is measured by placing a sense resistor, $R_{SENSE}$ , in series with the desired current load path as shown in Figure 25. If $R_{SENSE}$ has low thermal drift characteristics, the MFR\_IIN\_CAL\_GAIN\_TC register value may be set to zero. Otherwise, choose a setting for the MFR\_IIN\_CAL\_GAIN\_TC value in units of ppm/°C to correct for $R_{SENSE}$ thermal drift. For best results, it is recommended to locate $R_{\text{SENSE}}$ close to and isothermal with the LTC2975. Figure 25. Powering LTC2975 from External 3.3V Supply 2975 The input current sense path includes an internal, anti-aliasing low pass filter with typical 32dB rejection at 62.5kHz. To improve high frequency current sense common mode rejection, add a $0.01\mu F$ capacitor, $C_{IN}$ , to the $V_{IN}$ SNS CAP pin. The Mfr\_ein\_config\_iin\_range bits select one of three input current sense amplifier ranges: high, medium and low. The R<sub>SENSE</sub> value should be chosen to satisfy the input range. The maximum allowable input ranges are as follows: ±100mV range for high range, ±50mV for medium range and ±20mV for low range. For best accuracy, use the lowest range setting encompassing the maximum input signal. Figure 26. TUE IIN vs READ IIN Input Voltage in μV To help choose the R<sub>SENSE</sub> value and Mfr\_ein\_config\_iin\_range setting for your application, use the Electrical Characteristics table for TUE\_IIN, along with Figures 26 and 27. Figures 26 and 27 serve as extrapolated guides while the Electrical Characteristics table shows tested TUE\_IIN conditions. After selecting R<sub>SENSE</sub>, write its value in m $\Omega$ to the MFR\_IIN\_CAL\_GAIN register, and READ\_IIN will return the sensed current in amps. Figures 26 and 27 show absolute value of the expected worst case READ\_IIN Total Unadjusted Error, TUE\_IIN, in $\mu$ V and in relative % of current sense input voltage reading, V<sub>IIN\_SNS</sub>, as a function of V<sub>IIN\_SNS</sub> (V<sub>IIN\_SNSP</sub> - V<sub>IIN\_SNSP</sub>) for high range, medium range and low range settings. Figure 27. TUE IIN vs READ IIN Input Voltage in Percentage Figure 28. Optional V<sub>IN SNS</sub> Filtering ### **MEASURING INPUT VOLTAGE** READ\_VIN returns input voltage on the $V_{IN\_SNS}$ pin. TUE\_VIN reflects READ\_VIN measurement error. Large ripple on the $V_{IN\_SNS}$ pin may affect READ\_VIN, READ\_PIN, and MFR\_EIN accuracy. To reduce ripple induced measurement errors, consider adding the optional anti-aliasing filter components shown in Figure 28. R3 and C3 filter $V_{IN\_SNS}$ with 30dB attenuation at 62.5kHz. R1, R2, C1, C2 add additional filtering for IIN\_SNS inputs and prevent the internal diodes, D1 to D4, from turning on. ### **MEASURING INPUT POWER** READ\_PIN returns input power in watts calculated from the product of the most recent $V_{VIN\_SNS}$ and $I_{IN\_SNS}$ measurements. Although the Electrical Characteristics table only specifies READ\_PIN Total Unadjusted Error (TUE\_PIN) under typical conditions, TUE\_PIN is actually bounded by the sum of TUE\_IIN and TUE\_VIN. For example, if $15\text{mV} < |V_{IIN\_SNS}| < 50\text{mV}$ with the current sense amplifier set for medium range, TUE\_IIN $\leq 1\%$ and TUE\_PIN is less than 1% (TUE\_IIN) + 0.5% (TUE\_VIN) = 1.5%. Since current sense ranges include positive and negative inputs, READ\_PIN returns signed values indicating power transfer magnitude and direction. ### **MEASURING INPUT ENERGY** The 12 byte data block, MFR\_EIN, contains a 48-bit accumulated energy measurement in mJ, Energy\_value[47:0], and a 48-bit elapsed time in milliseconds since energy began accumulating, Energy\_time[47:0]. Refer to INPUT CURRENT AND ENERGY and MFR\_COMMAND\_PLUS sections of the PMBUS COMMAND DESCRIPTION for accumulated energy and elapsed time data access details. Energy\_value can accumulate up to (2<sup>48</sup>-1) mJ of energy before wrapping. Energy can accumulate for (2<sup>48</sup>-1) ms, or about 8925 years, before Energy\_time wraps. Accumulation of negative power measurements decreases Energy\_value, and the energy meter saturates when it reaches 0 millijoules. The energy meter time base error (TUE\_ETB) specifies error in the internal energy time base accuracy: Energy\_time is accurate with maximum error of TUE\_ETB. Accumulated energy includes errors from current sense measurements, voltage sense measurements, and the internal time base. Energy\_value error (TUE\_EIN) is bounded by the summation of TUE\_IIN, TUE\_VIN, and TUE\_ETB: For example, if $V_{IIN\_SNS} = 20$ mV with high current sense amplifier range, TUE\_IIN is less than 1% error, TUE\_VIN is less than 0.5% error, and TUE\_ETB is less than 1.5% error. Therefore the energy measurement error (TUE\_EIN) is less than 3%. ## SEQUENCE, SERVO, MARGIN AND RESTART OPERATIONS ### **Command Units On or Off** Three control parameters determine how a particular channel is turned on and off: The CONTROL pins, the OPERATION command and the value of the input voltage measured at the $V_{IN\_SNS}$ pin ( $V_{IN}$ ). In all cases, $V_{IN}$ must exceed VIN\_ON in order to enable the device to respond to the CONTROL pins or OPERATION commands. When $V_{IN}$ drops below VIN\_OFF an immediate OFF or sequence off after TOFF\_DELAY of all channels will result (See Mfr\_config\_track\_enn). Refer to the OPERATION section in the data sheet for a detailed description of the ON OFF CONFIG command. Some examples of typical ON/OFF configurations are: - 1. A DC/DC converter may be configured to turn on any time V<sub>IN</sub> exceeds VIN\_ON. - 2. A DC/DC converter may be configured to turn on only when it receives an OPERATION command. - 3. A DC/DC converter may be configured to turn on only via the CONTROL pin. - 4. A DC/DC converter may be configured to turn on only when it receives an OPERATION command and the CONTROL pin is asserted. LINEAR TECHNOLOGY 2975f ### On Sequencing The TON DELAY command sets the amount of time that a channel will wait following the start of an ON sequence before its V<sub>OUT</sub> EN pin will enable a DC/DC converter. Once the DC/DC converter has been enabled, the TON RISE value determines the time at which the device soft-connects the DAC and servos the DC/DC converter output to the VOUT COMMAND value. The TON MAX FAULT LIMIT value determines the time at which the device checks for an undervoltage condition. If a TON MAX FAULT occurs. the channel can be configured to disable the DC/DC converter and propagate the fault to other channels using the bidirectional FAULTB pins. Figure 29 shows a typical on-sequence using the CONTROL pin. Note that overvoltage faults are checked against the VOUT OV FAULT LIMIT value at all times the device is powered up and not in a reset state nor margining while ignoring OVs. Figure 29. Typical ON Sequence Using Control Pin ## On State Operation Once a channel has reached the ON state, the OPERATION command can be used to command the DC/DC converter's output to margin high, margin low, or return to a nominal output voltage indicated by VOUT\_COMMAND. The user also has the option of configuring a channel to continuously trim the output of the DC/DC converter to the VOUT\_COMMAND voltage, or the channel's $V_{DACn}$ output can be placed in a high impedance state thus allowing the DC/DC converter output voltage to go to its nominal value, $V_{DCn(NOM)}$ . Refer to the MFR\_CONFIG\_LTC2975 command for details on how to configure the output voltage servo. #### Servo Modes The ADC, DAC and internal processor comprise a digital servo loop that can be configured to operate in several useful modes. The servo target refers to the desired output voltage. Continuous/non-continuous trim mode: MFR\_CONFIG\_LTC2975 b[7]. In continuous trim mode, the servo will update the DAC in a closed loop fashion each time it takes a $V_{OUT}$ reading. The update rate is determined by the time it takes to step through the ADC MUX which is no more than $t_{UPDATE\_ADC}$ . See Electrical Characteristics table Note 5. In non-continuous trim mode, the servo will drive the DAC until the ADC measures the output voltage desired and then stop updating the DAC. As part of continuous/noncontinuous trim mode, fast servo mode can be used to speed up large output transitions, such as margin commands, or ON events. To use, set Mfr\_config\_fast\_servo\_off = 0. When enabled, fast servo is started by a change to the target voltage or a new softconnect. The DAC is ramped one lsb every $t_{S_{VDAC}}$ period until it is near the new target voltage, at which point slow servo mode is entered to avoid overshoot. Non-continuous servo on warn mode: MFR\_CONFIG\_LTC2975 b[7] = 0, b[6] = 1. When in non-continuous mode, the LTC2975 will re-trim (re-servo) the output if the output drifts beyond the OV or UV warn limits. ### **DAC Modes** The DACs that drive the $V_{DACn}$ pins can operate in several useful modes. See MFR\_CONFIG\_LTC2975. - Soft-connect. Using the LTC patented soft-connect feature, the DAC output is driven to within 1 LSB of the voltage at the DC/DC's feedback node before connecting, to avoid introducing transients on the output. This mode is used when servoing the output voltage. During startup, the LTC2975 waits until TON\_RISE has expired before connecting the DAC. This is the most common operating mode. - Disconnected. DAC output is high Z. 2975f - DAC manual with soft-connect. Non servo mode. The DAC soft connects to the feedback node. Soft-connect drives the DAC code to match the voltage at the feedback node. After connection, the DAC is moved by writing DAC codes to the MFR\_DAC. - DAC manual with hard connect. Non servo mode. The DAC hard connects to the feedback node using the current value in MFR\_DAC. After connection, the DAC is moved by writing DAC codes to the MFR\_DAC. ### Margining The LTC2975 margins and trims the output of a DC/DC converter by forcing a voltage across an external resistor connected between the DAC output and the feedback node or the trim pin. Preset limits for margining are stored in the VOUT\_MARGIN\_HIGH/LOW registers. Margining is actuated by writing the appropriate bits to the OPERATION register. Margining requires the DAC to be connected. Margin requests that occur when the DAC is disconnected will be ignored. ### Off Sequencing An off sequence is initiated using the CONTROL pin or the OPERATION command. The TOFF\_DELAY value determines the amount of time that elapses from the beginning of the off sequence until each channel's $V_{OUT\_EN}$ pin is pulled low, thus disabling its DC/DC converter. ### **V<sub>OUT</sub>** Off Threshold Voltage The MFR\_VOUT\_DISCHARGE\_THRESHOLD command register allows the user to specify the OFF threshold that the output voltage must decay below before the channel can enter/re-enter the ON state. The OFF threshold voltage is specified by multiplying MFR\_VOUT\_DISCHARGE\_THRESHOLD and VOUT\_COMMAND. In the event that an output voltage has not decayed below its OFF threshold before attempting to enter the ON state, the channel will continue to be held off, the appropriate bit is set in the STATUS\_MFR\_SPECIFIC register, and the ALERTB pin will be asserted low. When the output voltage has decayed below its OFF threshold, the channel can enter the ON state. ## Automatic Restart via MFR\_RESTART\_DELAY Command and CONTROL Pin An automatic restart sequence can be initiated by driving the CONTROL pin to the off state for >10 $\mu$ s and then releasing it. The automatic restart disables all $V_{OUT\_EN}$ pins that are mapped to a particular CONTROL pin for a time period = MFR\_RESTART\_DELAY and then starts all DC/DC Converters according to their respective TON\_DELAYs. (see Figure 30). $V_{OUT\_EN}$ pins are mapped to one of the CONTROL pins by the MFR\_CONFIG\_LTC2975 command. This feature allows a host that is about to reset to restart the power in a controlled manner after it has recovered. Figure 30. Off Sequence with Automatic Restart #### **FAULT MANAGEMENT** ## Output Overvoltage, Undervoltage, Overcurrent and Undercurrent Faults The high-speed voltage supervisor OV and UV fault thresholds are configured using the VOUT OV FAULT LIMIT and VOUT UV FAULT LIMIT commands, respectively. The VOUT OV FAULT RESPONSE and VOUT UV FAULT RESPONSE commands determine the responses to OV/UV faults. In addition, the highspeed current supervisor OC and UC fault thresholds are configured using the IOUT OC FAULT LIMIT and IOUT\_UC\_FAULT\_LIMIT commands, respectively. The IOUT OC FAULT RESPONSE and IOUT UC FAULT RESPONSE commands determine the responses to OC/ UC faults. Fault responses can range from disabling the DC/DC converter immediately, waiting to see if the fault condition persists for some interval before disabling the DC/DC converter, or allowing the DC/DC converter to continue operating in spite of the fault. If a DC/DC converter is disabled, the LTC2975 can be configured to retry one to six times, retry continuously without limitation, or latch-off. The retry interval is specified using the MFR\_RETRY\_DELAY command. Latched faults are reset by toggling the CONTROL pin, using the OPERATION command, or removing and reapplying the bias voltage to the V<sub>IN SNS</sub> pin. All fault and warning conditions result in the ALERTB pin being asserted low and the corresponding bits being set in the status registers. The CLEAR FAULTS command resets the contents of the status registers and de-asserts the ALERTB output. # Output Overvoltage, Undervoltage, and Overcurrent Warnings OV, UV, and OC warning thresholds are processed by the LTC2975's ADC. These thresholds are set by the VOUT\_OV\_WARN\_LIMIT, VOUT\_UV\_WARN\_LIMIT, and IOUT\_OC\_WARN\_LIMIT commands, respectively. Note that there is no I<sub>OUT</sub> UC warning threshold. If a warning occurs, the corresponding bits are set in the status registers and the ALERTB output is asserted low. Note that a warning will never cause a $V_{OUT\_EN}$ output pin to disable a DC/DC converter. ### **Configuring the AUXFAULTB Output** The AUXFAULTB output may be used to indicate an output OV, OC, or UC fault. Use the MFR\_CONFIG2\_LTC2975 and MFR\_CONFIG3\_LTC2975 registers to configure the AUXFAULTB pin to assert low in response to VOUT\_OV, IOUT\_OC or IOUT\_UC fault conditions. The AUXFAULTB output will stop pulling low when the LTC2975 is commanded to re-enter the ON state following a faulted-off condition. A charge-pumped 5µA pull-up to 12V is also available on the AUXFAULTB output. Refer to the MFR\_CONFIG\_ALL\_LTC2975 register description in the PMBUS COMMAND DESCRIPTION section for more information. Figure 31 shows an application circuit where the AUX-FAULTB output is used to trigger a SCR crowbar on the intermediate bus in order to protect the DC/DC converter's load from a catastrophic fault such as a stuck top-gate. ### **Multi-Channel Fault Management** Multi-channel fault management is handled using the bidirectional FAULTB pins. Figure 32 illustrates the connections between channels and the FAULTB pins. - The MFR\_FAULTBn\_PROPAGATE command acts like a programmable switch that allows faulted\_off conditions from a particular channel (PAGE) to propagate to either FAULTB output. The MFR\_FAULTBn\_RESPONSE command controls similar switches on the inputs to each channel that allow any channel to shut down in response to any combination of the FAULTB pins. Channels responding to a FAULTB pin pulling low will attempt a new start sequence when the FAULTB pin in question is released by the faulted channel. - A FAULTB pin can also be asserted low by an external driver in order to initiate an immediate off-sequence after a 10us deglitch delay. Figure 31. Application Circuit with Crowbar Protection on Intermediate Bus Figure 32. Channel Fault Management Block Diagram ## INTERCONNECT BETWEEN MULTIPLE LTC POWER MANAGERS Figure 33 shows how to interconnect the pins in a typical multi-LTC2975 array. - All $V_{IN\_SNS}$ lines should be tied together in a star type connection at the point where $V_{IN}$ is to be sensed. This will minimize timing errors for the case where the ON\_OFF\_CONFIG is configured to start the LTC2975 based on $V_{IN}$ and ignore the CONTROL line and the OPERATION command. In multi-part applications that are sensitive to timing differences, it is recommended that the Vin\_share\_enable bit of the MFR\_CONFIG\_ALL\_LTC2975 register be set high in order to allow SHARE\_CLK to synchronize on/off sequencing in response to the VIN\_ON and VIN\_OFF thresholds. - Connecting all AUXFAULTB lines together will allow selected faults on any DC/DC converter's output in the array to shut off a common input switch. - ALERTB is typically one line in an array of PMBus converters. The LTC2975 allows a rich combination of faults and warnings to be propagated to the ALERTB pin. - WDI/RESETB can be used to put the LTC2975 in the power-on reset state. Pull WDI/RESETB low for at least t<sub>RESETB</sub> to enter this state. - The FAULTB lines can be connected together to create fault dependencies. Figure 33 shows a configuration where a fault on any FAULTB will pull all others low. This is useful for arrays where it is desired to abort a startup sequence in the event any channel does not come up (see Figure 30). - PWRGD reflects the status of the outputs that are mapped to it by the MFR\_PWRGD\_EN command. Figure 33 shows all the PWRGD pins connected together, but any combination may be used. #### APPLICATION CIRCUITS ### Trimming and Margining DC/DC Converters with External Feedback Resistors Figure 35 shows a typical application circuit for trimming/margining a power supply with an external feedback network. The $V_{SENSEP0}$ and $V_{SENSEM0}$ differential inputs sense the load voltage directly, and a correction voltage is developed on the $V_{DAC0}$ pin by the closed-loop servo algorithm. The $V_{DAC0}$ output is connected to the DC/DC converter's feedback node through resistor R30. For this configuration, set Mfr\_config\_dac\_pol to 0. Figure 33. Typical Connections Between Multiple LTC Power System Managers Figure 34. Aborted On-Sequence Due to Channel 1 Short Figure 35. Application Circuit for DC/DC Converters with External Feedback Resistors ## Four-Step Resistor Selection Procedure for DC/DC Converters with External Feedback Resistors The following four-step procedure should be used to calculate the resistor values required for the application circuit shown in Figure 35. 1. Assume values for feedback resistor R20 and the nominal DC/DC converter output voltage $V_{DC(NOM)}$ , and solve for R10. $V_{DC(NOM)}$ is the output voltage of the DC/DC converter when the LTC2975's $V_{DAC0}$ pin is in a high impedance state. R10 is a function of R20, $V_{DC(NOM)}$ , the voltage at the feedback node ( $V_{FB}$ ) when the loop is in regulation, and the feedback node's input current ( $I_{FB}$ ). $$R10 = \frac{R20 \cdot V_{FB}}{V_{DC(NOM)} - I_{FB} \cdot R20 - V_{FB}}$$ (1) 2. Solve for the value of R30 that yields the maximum required DC/DC converter output voltage $V_{DC(MAX)}$ . When $V_{DAC0}$ is at 0V, the output of the DC/DC converter is at its maximum voltage. $$R30 \le \frac{R20 \cdot V_{FB}}{V_{DC(MAX)} - V_{DC(NOM)}}$$ (2) Solve for the minimum value of V<sub>DACO</sub> that's needed to yield the minimum required DC/DC converter output voltage V<sub>DC(MIN)</sub>. The DAC has two full-scale settings, 1.38V and 2.65V. In order to select the appropriate full-scale setting, calculate the minimum required $V_{\text{FS-VDAC}}$ output voltage: $$V_{FS\_VDAC} > \left(V_{DC(NOM)} - V_{DC(MIN)}\right) \cdot \frac{R30}{R20} + V_{FB} \qquad (3)$$ Re-calculate the minimum, nominal, and maximum DC/ DC converter output voltages and the resulting margining resolution. $$V_{DC(NOM)} = V_{FB} \bullet \left(1 + \frac{R20}{R10}\right) + I_{FB} \bullet R20$$ (4) $$V_{DC(MIN)} = V_{DC(NOM)} - \frac{R20}{R30} \bullet \left(V_{FS\_VDAC} - V_{FB}\right)$$ (5) $$V_{DC(MAX)} = V_{DC(NOM)} + \frac{R20}{R30} \bullet V_{FB}$$ (6) $$V_{RES} = \frac{\frac{R20}{R30} \cdot V_{FS\_VDAC}}{1023} V/DAC LSB$$ (7) ## Trimming and Margining DC/DC Converters with a TRIM Pin Figure 36 illustrates a typical application circuit for trimming/margining the output voltage of a DC/DC converter with a TRIM Pin. The LTC2975's V<sub>DAC0</sub> pin connects to the TRIM pin through resistor R30. For this configuration, set the DAC polarity bit Mfr\_config\_dac\_pol in MFR\_CONFIG\_LTC2975 to 1. DC/DC converters with a TRIM pin may be margined high or low by connecting an external resistor between the TRIM pin and either the $V_{SENSEP}$ or $V_{SENSEM}$ pin. The relationships between these resistors and the $\Delta\%$ change in the output voltage of the DC/DC converter are typically expressed as: $$R_{TRIM\_DOWN} = \frac{R_{TRIM} \bullet 50}{\Delta_{DOWN}\%} - R_{TRIM}$$ (8) R<sub>TRIM</sub> UP = $$R_{TRIM} \bullet \left[ \frac{V_{DC} \bullet (100 + \Delta_{UP}\%)}{2 \bullet V_{REF} \bullet \Delta_{UP}\%} - \left( \frac{50}{\Delta_{UP}\%} \right) - 1 \right]$$ (9) where $R_{TRIM}$ is the resistance looking into the TRIM pin, $V_{REF}$ is the TRIM pin's open-circuit output voltage and $V_{DC}$ is the DC/DC converter's nominal output voltage. $\Delta_{UP}\%$ and $\Delta_{DOWN}\%$ denote the percentage change in the converter's output voltage when margining up or down, respectively. Figure 36. Application Circuit for DC/DC Converters with Trim Pin ## Two-Step Resistor and DAC Full-Scale Voltage Selection Procedure for DC/DC Converters with a TRIM Pin The following two-step procedure should be used to calculate the resistor value for R30 and the required full-scale DAC voltage (refer to Figure 36). 1. Solve for R30: $$R30 \le R_{TRIM} \bullet \left( \frac{50 - \Delta_{DOWN} \%}{\Delta_{DOWN} \%} \right)$$ (10) 2. Calculate the maximum required output voltage for $\ensuremath{V_{\text{DACO}}}\xspace$ : $$V_{DACO} \ge \left(1 + \frac{\Delta_{UP}\%}{\Delta_{DOWN}\%}\right) \bullet V_{REF}$$ (11) Note: Not all DC/DC converters follow these trim equations, especially newer bricks. Consult LTC Field Application Engineering. ### **Measuring Output with a Sense Resistor** A circuit for measuring current with a sense resistor is shown in Figure 37. The balanced filter rejects both common mode and differential mode noise from the output of the DC/DC converter. The filter is placed directly across the sense resistor in series with the DC/DC converter's inductor. Note that the current sense inputs must be limited to less than 6V with respect to ground. Select $R_{CM}$ and $C_{CM}$ such that the filter's corner frequency is < 1/10 the DC/DC converter's switching frequency. This will result in a current sense waveform that offers a good compromise between the voltage ripple and the delay through the filter. A value $1k\Omega$ for $R_{CM}$ is suggested in order to minimize gain errors due to the current sense inputs' internal resistance. ### **Measuring Output with Inductor DCR** Figure 38 shows the circuit for applications that require DCR current sense. A second order R-C filter is required in these applications in order to minimize the ripple voltage seen at the current sense inputs. A value of $1k\Omega$ is suggested for $R_{CM1}$ and $R_{CM2}$ in order to minimize gain errors due the current sense inputs' internal resistance. $C_{CM1}$ should be selected to provide cancellation of the zero created by the DCR and inductance, i.e. $C_{CM1} = L/(DCR \bullet R_{CM1}).$ $C_{CM2}$ should be selected to provide a second stage corner frequency at < 1/10 of the Figure 37. Sense Resistor Current Sensing Circuits Figure 38. DCR Current Sensing Circuits 2975f DC/DC converter's switching frequency. In addition, $C_{CM2}$ needs to be much smaller than $C_{CM1}$ in order to prevent significant loading of the filter's first stage. ### Single Phase Design Example As a design example for a DCR current sense application, assume L = $2.2\mu H$ , DCR = $10m\Omega$ , and $F_{SW}$ = 500kHz. Let $R_{CM1}$ = 1k $\Omega$ and solve for $C_{CM1}$ : $$C_{CM1} \ge \frac{2.2\mu H}{10m\Omega \cdot 1k\Omega} = 220nF$$ Let $R_{CM2} = 1k\Omega$ . In order to get a second pole at $F_{SW}/10 = 50kHz$ : $$C_{CM2} \cong \frac{1}{2\pi \cdot 50 \text{kHz} \cdot 1 \text{k}\Omega} = 3.18 \text{nF}$$ Let $C_{CM2} = 3.3 nF$ . Note that since $C_{CM2}$ is much less than $C_{CM1}$ the loading effects of the second stage filter on the matched first stage are not significant. Consequently, the delay time constant through the filter for the current sense waveform will be approximately $3\mu s$ . ### **Measuring Multiphase Currents** For current sense applications with more than one phase, R-C averaging may be employed. Figure 39 shows an example of this approach for a 3-phase system with DCR current sensing. The current sense waveforms are averaged together prior to being applied to the second stage of the filter consisting of $R_{CM2}$ and $C_{CM2}$ . Because the $R_{CM1}$ resistors for the three phases are in parallel, the value of $R_{CM1}$ must be multiplied by the number of phases. Also note that since the DCRs are effectively in parallel, the value for IOUT\_CAL\_GAIN will be equal to the inductor's DCR divided by the number of phases. Care should be taken in the layout of the multiphase inductors to keep the PCB trace resistance from the DC side of each inductor to the summing node balanced in order to provide the most accurate results. ### **Multiphase Design Example** Using the same values for inductance and DCR from the previous design example, the value for $R_{CM1}$ will be $3k\Omega$ for a three phase DC/DC converter if $C_{CM1}$ is left at 220nF. Similarly, the value for IOUT\_CAL\_GAIN will be DCR/3 = $3.33m\Omega$ . ### **Anti-aliasing Filter Considerations** Noisy environments require an anti-aliasing filter on the input to the LTC2975's ADC. The R-C circuit shown in Figure 40 is adequate for most situations. Keep R40 = R50 $\leq$ 200 $\Omega$ to minimize ADC gain errors, and select a value for capacitors C10 and C20 that doesn't add too much additional response time to the OV/UV supervisor, e.g. $\tau$ = 10 $\mu$ s (R = 100 $\Omega$ , C = 0.10 $\mu$ F). Figure 39. Multiphase DCR Current Sensing Circuits Figure 40. Anti-Aliasing Filter on V<sub>SENSE</sub> Lines Figure 41. Sensing Negative Voltages ### **Sensing Negative Voltages** Figure 41 shows the LTC2975 sensing a negative power supply ( $V_{EE}$ ). The R1/R2 resistor divider translates the negative supply voltage to the LTC2975's $V_{SENSEM1}$ input while the $V_{SENSEP1}$ input is tied to the REFP pin which has a typical output voltage of 1.23V. The voltage divider should be configured in order to present about 0.5V to the voltage sense inputs when the negative supply reaches its POWER\_GOOD\_ON threshold so that the current flowing out of the $V_{SENSEMn}$ pin is minimized to ~1 $\mu$ A. The relationship between the POWER\_GOOD\_ON register value and the corresponding negative supply value can be be expressed as: $$V_{EE} = V_{REFP} - (READ_VOUT) \cdot \left(\frac{R2}{R1} + 1\right) - 1\mu A \cdot R2$$ where READ\_VOUT returns V<sub>SENSEP</sub> - V<sub>SENSEM</sub> ## Connecting the DC1613 USB to I<sup>2</sup>C/SMBus/PMBus Controller to the LTC2975 in System The DC1613 USB to I<sup>2</sup>C/SMBus/PMBus Controller can be interfaced to the LTC2975s on the user's board for programming, telemetry and system debug. The controller, when used in conjunction with LTpowerPlay software, provides a powerful way to debug an entire power system. Failures are quickly diagnosed using telemetry, fault status registers and the fault log. The final configuration can be quickly developed and stored to the LTC2975's EEPROM. 2975 Figure 42 and Figure 43 illustrate application schematics for powering, programming and communicating with one or more LTC2975's via the LTC I<sup>2</sup>C/SMBus/PMBus controller regardless of whether or not system power is present. Figure 42 shows the recommended schematic to use when the LTC2975 is powered by the system intermediate bus through its $V_{PWR}$ pin. Figure 43 shows the recommended schematic to use when the LTC2975 is powered by the system 3.3V through its $V_{DD33}$ and $V_{PWR}$ pins. The LTC4412 ideal OR'ing circuit allows either the controller or system to power the LTC2975. Because of the controller's limited current sourcing capability, only the LTC2975s, their associated pull-up resistors and the $\rm I^2C/SMBus$ pull-up resistors should be powered from the ORed 3.3V supply. In addition, any device sharing $\rm I^2C/SMBus$ bus connections with the LTC2975 should not have body diodes between the SDA/SCL pins and its $\rm V_{DD}$ node because this will interfere with bus communication in the absence of system power. The LTC controller's I $^2$ C/SMBus connections are optoisolated from the PC's USB. The 3.3V from the controller and the LTC2975's V<sub>DD33</sub> pin can be paralleled because the LTC LDOs that generate these voltages can be back driven and draw <10 $\mu$ A. The controller's 3.3V current limit is 100mA. ### ACCURATE DCR TEMPERATURE COMPENSATION Using the DC resistance of the inductor as a current shunt element has several advantages — no additional power loss, lower circuit complexity and cost. However, the strong temperature dependence of the inductor resistance and the difficulty in measuring the exact inductor core temperature introduce errors in the current measurement. For copper, a change of inductor temperature of only 1°C corresponds to approximately 0.39% current gain change. Figure 44 shows a sample layout using the integrated DC/DC converter LTC3601 (right) and its corresponding thermal image (left). The converter is providing 1.8V, 1.5A to the output load. Figure 42. LTC Controller Connections When VPWR Is Used NOTE: LTC CONTROLLER $\rm I^2C$ CONNECTIONS ARE OPTO-ISOLATED ISOLATED 3.3V FROM LTC CONTROLLER CAN BE BACK DRIVEN AND WILL ONLY DRAW <10 $\mu$ A ISOLATED 3.3V CURRENT LIMIT IS 100mA Figure 43. LTC Controller Connections When LTC2975 Is Powered Directly from 3.3V Figure 44. Thermal Image of a DC/DC Converter Showing the Difference Between the Actual Inductor Temperature and the Temperature Sensing Point Heat dissipation in the inductor under high load conditions creates transient and steady state thermal gradients between the inductor and the temperature sensor, and the sensed temperature does not accurately represent the inductor core temperature. This temperature gradient is clearly visible in the thermal image of Figure 44. In addition, transient heating/cooling effects have to be accounted for in order to reduce the transient errors introduced when load current changes are faster than heat transfer time constants of the inductor. Both of these problems are addressed by introducing two additional parameters: the thermal resistance $\theta_{IS}$ from the inductor core to the onboard temperature sensor, and the inductor thermal time constant $\tau$ . The thermal resistance $\theta_{IS}$ [°C/W], is used to calculate the steady state difference between the sensed temperature $T_S$ and the internal inductor temperature $T_I$ for a given power dissipated in the inductor P<sub>I</sub>: $$T_I - T_S = \theta_{IS} P_I = \theta_{IS} V_{DCR} I_{OUT}$$ (1.1) The additional temperature rise is used for a more accurate estimate of the inductor DC resistance $R_1$ : $$R_{I} = R0 (1 + \alpha [T_{S} - T_{REF} + \theta_{IS} V_{DCR} I_{OUT}])$$ (1.2) In these equations, $V_{DCR}$ is the inductor DC voltage drop, $I_{OUT}$ is the RMS value of the output current, R0 is the inductor DC resistance at the reference temperature $T_{REF}$ and $\alpha$ is the temperature coefficient of the resistance. Since most inductors are made of copper, we can expect a temperature coefficient close to $\alpha_{CU}$ = 3900ppm/°C. For a given $\alpha$ , the remaining parameters $\theta_{IS}$ and R0 can be calibrated at a single temperature using only two load currents: $$R0 = \frac{(R2 - R1)(P2 + P1) - (R2 + R1)(P2 - P1)}{\alpha(T2 - T1)(P2 + P1) - (P2 - P1)(2 + \alpha[T1 + T2 - 2T_{REF}])}$$ (1.3) $$\theta_{IS} = \frac{1}{\alpha R0} \frac{\alpha (R1 + R2)(T2 - T1) - (R2 - R1)(2 + \alpha [T1 + T2 - 2T_{REF}])}{\alpha (T2 - T1)(P2 + P1) - (P2 - P1)(2 + \alpha [T1 + T2 - 2T_{REF}])} \tag{1.4}$$ The inductor resistance, $R_K = V_{DCR(K)}/I_{OUT(K)}$ , power dissipation $P_K = V_{DCR(K)} I_{OUT(K)}$ and the sensed temperature $T_K$ , (K=1,2) are recorded for each load current. To increase the accuracy in calculating $\theta_{IS}$ , the two load currents should be chosen around I1 = 10% and I2 = 90% of the current range of the system. The inductor thermal time constant $\tau$ models the first order thermal response of the inductor and allows accurate DCR compensation during load transients. During a transition from low to high load current, the inductor resistance increases due to the self-heating. If we apply a single load step from the low current I1 to the higher current I2, the voltage across the inductor will change instantaneously from I1R1 to I2R1 and then slowly approach I2R2. Here R1 is the steady state resistance at the given temperature and load current I1, and R2 is the slightly higher DC resistance at 12, due to the inductor self-heating. Note that the electrical time constant $\tau_{FI} = L/R$ is several orders of magnitude shorter than the thermal one, and "instantaneous" is relative to the thermal time constant. The two settled regions give us the data sets (I1, T1, R1, P1) and (I2, T2, R2, P2) and the two-point calibration technique (1.3-1.4) is used to extract the steady-state parameters $\theta_{IS}$ and R0 (given a previously characterized average $\alpha$ ). The relative current error calculated using the steady-state expression (1.2) will peak immediately after the load step, and then decay to zero with the inductor thermal time constant $\tau$ . $$\frac{\Delta I}{I}(t) = \alpha \,\theta_{IS} \left( V2 \bullet I2 - V1 \bullet I1 \right) e^{-t/\tau} \tag{1.5}$$ The time constant $\tau$ is calculated from the slope of the best-fit line $y = \ln(\Delta I/I) = a1 + a2t$ : $$\tau = -\frac{1}{a2} \tag{1.6}$$ In summary, a single load current step is all that is needed to calibrate the DCR current measurement. The stable portions of the response give us the thermal resistance $\theta_{IS}$ and nominal DC resistance R0, and the settling characteristic is used to measure the inductor thermal time constant $\tau$ . To get the best performance, the temperature sensor has to be as close as possible to the inductor and away from other significant heat sources. For example in Figure 44, the bipolar sense transistor is close to the inductor and away from the switcher. Connect the collector of the PNP to the base. Route the base and emitter separately to the LTC2975. Connect base and collector to the signal ground close to LTC2975. ## LTpowerPlay: AN INTERACTIVE GUI FOR POWER MANAGERS LTpowerPlay is a powerful Windows based development environment that supports Linear Technology power manager ICs with EEPROM, including the LTC2975. The software supports a variety of different tasks. You can use LTpowerPlay to evaluate Linear Technology ICs by connecting to a demo board system. LTpowerPlay can also be used in an offline mode (with no hardware present) in order to build a multi-chip configuration file that can be saved and re-loaded at a later time. LTpowerPlay provides unprecedented diagnostic and debug features. It becomes a valuable diagnostic tool during board bring-up to program the power management scheme in a system. LTpowerPlay utilizes Linear Technology's DC1613 USB-to-I<sup>2</sup>C/SMBus/PMBus Controller to communicate with one of many potential targets including the DC2022 demo board set, the DC1508 socketed programming board, or a customer target system. The software also provides an automatic update feature to keep the software current with the latest set of device drivers and documentation. A great deal of context sensitive help is available within LTpowerPlay along with several tutorial demos. Complete information is available at: www.linear.com/ltpowerplay Figure 45. LTpowerPlay Snapshot ### PCB ASSEMBLY AND LAYOUT SUGGESTIONS ### **Bypass Capacitor Placement** The LTC2975 requires $0.1\mu F$ bypass capacitors between the $V_{DD33}$ pins and GND, the $V_{DD25}$ pin and GND, the REFP pin and REFM pin, and a 10nF capacitor between the VIN\_SNS\_CAP pin and GND. If the chip is being powered from the $V_{PWR}$ input, then that pin should also be bypassed to GND by a $0.1\mu F$ capacitor. In order to be effective, these capacitors should be made of a high quality ceramic dielectric such as X5R or X7R and be placed as close to the chip as possible. ### **Exposed Pad Stencil Design** The LTC2975's package is thermally and electrically efficient. This is enabled by the exposed die attach pad on the under side of the package which must be soldered down to the PCB or mother board substrate. It is a good practice to minimize the presence of voids within the exposed pad inter-connection. Total elimination of voids is difficult, but the design of the exposed pad stencil is key. Figure 46 shows a suggested screen print pattern. The proposed stencil design enables out-gassing of the solder paste during reflow as well as regulating the finished solder thickness. See IPC7525A. Figure 46. Suggested Screen Pattern for Die Attach Pad ### **PCB Board Layout** Mechanical stress on a PC board and soldering-induced stress can cause the LTC2975's reference voltage and the voltage drift to shift. A simple way to reduce the stress-related shifts is to mount the IC near the short edge of the PC board, or in a corner. The board acts as a stress boundary, or a region where the flexure of the board is minimal. The LTC2975's READ\_IIN input current sense amplifier has very low offsets enabling accurate current, power, and energy readings. PC Board routing to current sense inputs may create a thermal voltage offset if differential routing paths cross dissimilar metal boundaries in the presence of a thermal gradient. To minimize thermal voltages, route differential current sense inputs as close together as possible, and minimize vias. If vias are necessary, make sure to place both positive and negative current sense path vias are close together to minimize the temperature difference. ### **Unused ADC Sense Inputs** Connect all unused ADC sense inputs (V<sub>SENSEP</sub><sup>n</sup> or V<sub>SENSEM</sub><sup>n</sup>) to GND. In a system where the inputs are connected to removable cards and may be left floating in certain situations, connect the inputs to GND using 100k resistors. Place the 100k resistors before any filter components, as shown in Figure 47, to prevent loading of the filter. Figure 47. Connecting Unused Inputs to GND #### **DESIGN CHECKLIST** ### I<sup>2</sup>C - The address select pins (ASELn) are tri-level; Check Table 1. - Check addresses for collision with other devices on the bus and any global addresses. ### **Output Enables** - Use appropriate pull-up resistors on all $V_{OUT\_ENn}$ pins. - Verify that the absolute maximum ratings of the V<sub>OUT\_ENn</sub> pins are not exceeded. ### **VIN Sense** No external resistive divider is required to sense V<sub>IN</sub>; V<sub>IN SNS</sub> already has an internal calibrated divider. ### **Input Current Sense** - Verify that I<sub>IN\_SNSP</sub> and I<sub>IN\_SNSM</sub> pins do not exceed absolute maximum ratings. - Add a 10nF capacitor to VIN\_SNS\_CAP ### **External Temperature Sense** - Verify the PNP sense transistor is close to the inductor and away from other significant heat sources. - Verify the PNP sense transistor emitter routes to the LTC2975, and the base and collector connect to signal ground near the LTC2975. ### **Logic Signals** - Verify the absolute maximum ratings of the digital pins (SCL, SDA, ALERTB, FAULTBn, CONTROLn, SHARE\_CLK, WDI, ASELn, PWRGD) are not exceeded. - Connect all SHARE\_CLK pins in the system together and pull up to 3.3V with a 5.49k resistor. - Do not leave CONTROLn pins floating. Pull up to 3.3V with a 10k resistor. - Tie WDI/RESETB to V<sub>DD33</sub> with a 10k resistor. Do not connect a capacitor to the WDI/RESETB pin. - Tie WP to either V<sub>DD33</sub> or GND. Do not leave floating. ### **Unused Inputs** - Connect all unused V<sub>SENSEPn</sub>, V<sub>SENSEMn</sub>, I<sub>SENSEPn</sub>, I<sub>SENSEMn</sub>, and T<sub>SENSEn</sub> pins to GND. Do not float unused inputs. Refer to Unused ADC Sense Inputs in the Applications Information section. - If not used, connect I<sub>IN\_SNSP</sub> and I<sub>IN\_SNSM</sub> pins to the V<sub>IN\_SNS</sub> pin. ### **DAC Outputs** - Select appropriate resistor for desired margin range. Refer to the resistor selection tool in LTpowerPlay for assistance. - For a more complete list of design considerations and a schematic checklist, see the LTpowerPlay help menu. ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED - 1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION WNJR-5 - 2. ALL DIMENSIONS ARE IN MILLIMETERS - DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE - MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT - EXPOSED PAD SHALL BE SOLDER PLATED - 5. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE - 6. DRAWING NOT TO SCALE BOTTOM VIEW—EXPOSED PAD ## TYPICAL APPLICATION ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------| | LTC2970 | Dual I <sup>2</sup> C Power Supply Monitor and Margining Controller | 5V to 15V, ±0.5% TUE 14-Bit ADC, 8-Bit DAC, Temperature Sensor | | LTC2974 | 4-Channel Power System Manager | 0.25% TUE 16-Bit ADC, Voltage/Current/Temperature Monitoring and Supervision | | LTC2977 | 8-Channel Power System Manager | 0.25% TUE 16-Bit ADC, Voltage/Temperature Monitoring and Supervision | | LTM2987 | 16-Channel µModule PMBus Power System Manager | 0.25% TUE 16-Bit ADC, Voltage/Temperature Monitoring and Supervision | | LTC3880 | Dual Output PolyPhase Step-Down DC/DC Controller | 0.5% TUE 16-Bit ADC, Voltage/Current/Temperature Monitoring and Supervision | | LTC3883 | Single Output PolyPhase Step-Down DC/DC Controller | 0.5% TUE 16-Bit ADC, Voltage/Current/Temperature Monitoring and Supervision | | LTM4676 | Dual 13A or Single 26A µModule Regulator with Digital<br>Power System Management | 1% TUE 16-Bit ADC, Voltage/Current/Temperature Monitoring and Supervision | LT 1014 • PRINTED IN USA LINEAR TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2014