# 33V, Ultralow Noise, Precision Op Amp ### **FEATURES** Ultralow Voltage Noise ■ 30nV<sub>P-P</sub> Noise: 0.1Hz to 10Hz ■ 1.2nV/√Hz Typical at 1kHz ■ Maximum Offset Voltage: 50µV ■ Maximum Offset Voltage Drift: 0.5µV/°C CMRR: 124dB (Minimum) ■ A<sub>VOL</sub>: 132dB (Minimum) Slew Rate: 30V/μs Gain-Bandwidth Product: 15MHzWide Supply Range: 8V to 33V ■ Ultralow THD: −115dB at 1kHz Unity Gain Stable Low Power Shutdown: 6.2μA ■ SO-8E and 4mm × 3mm 12-Lead DFN Packages 4.5kV HBM and 2kV CDM Tolerant ### **APPLICATIONS** - ADC Driver Applications - Low Noise Precision Signal Processing - Multiplexed Applications - DAC Buffer - Precision Data Acquisition - Active Filters - Professional Audio ### DESCRIPTION The LT®6018 is a 33V precision operational amplifier with excellent noise performance. With 0.1Hz to 10Hz noise of only 30nV<sub>P-P</sub>, the LT6018 is an outstanding choice for applications where 1/f noise impacts system performance. The LT6018 has excellent DC performance with a maximum offset voltage of $50\mu V$ and a maximum offset voltage drift of $0.5\mu V/^{\circ}C$ . The input offset voltage remains low over the entire common mode input range, providing a minimum CMRR of 124dB. Open loop gain is typically 142dB enabling the part to achieve linearity better than 1ppm. The proprietary circuit topology of the LT6018 provides excellent slew rate and settling time without compromising noise or DC precision. An enable pin allows the LT6018 to be put in a low power shutdown mode, reducing the typical supply current to only $6.2\mu A$ . A reference pin for the enable pin is also provided, which simplifies the interface between external circuitry and the LT6018. The LT6018 is available in 8-lead SO and 12-lead 4mm $\times$ 3mm DFN packages, both of which include an exposed pad to reduce thermal resistance. The LT6018 is specified over the -40°C to 85°C and -40°C to 125°C temperature ranges. LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## TYPICAL APPLICATION #### **Precision Low Noise Buffer** #### 0.1Hz to 10Hz Voltage Noise # **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> ) | 36V | |----------------------------------------------------------|--------------------| | Input Voltage | | | $(+IN, -IN, DGND, EN)(V^{-} - 0.3V)$ to $(V^{+}$ | + 0.3V) | | Input Current (+IN, -IN, DGND, EN) | . ±10mA | | Differential Input Current (+IN, -IN) | .±25mA | | Output Current (Note 2) 50 | )mA <sub>RMS</sub> | | Output Short-Circuit DurationThermally | Limited | | | | | Operating and Specified Temperature Range | | |-------------------------------------------|---------| | I-Grade40°C t | to 85°C | | H-Grade40°C to | 125°C | | Maximum Junction Temperature | . 150°C | | Storage Temperature Range65°C to | 150°C | | S8E Lead Temperature (Soldering, 10 sec) | .300°C | # PIN CONFIGURATION # ORDER INFORMATION http://www.linear.com/product/LT6018#orderinfo | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|------------------|---------------|---------------------------------|-------------------| | LT6018IS8E#PBF | LT6018IS8E#TRPBF | 6018 | 8-Lead Plastic S8E Exposed Pad | -40°C to 85°C | | LT6018IDE#PBF | LT6018IDE#TRPBF | 6018 | 12-Lead (4mm × 3mm) Plastic DFN | -40°C to 85°C | | LT6018HS8E#PBF | LT6018HS8E#TRPBF | 6018 | 8-Lead Plastic S8E Exposed Pad | -40°C to 125°C | | LT6018HDE#PBF | LT6018HDE#TRPBF | 6018 | 12-Lead (4mm × 3mm) Plastic DFN | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. TECHNOLOGY TECHNOLOGY **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications and all typical values are at $T_A = 25^{\circ}C$ . $V^+ = 15V$ , $V^- = -15V$ , $V_{CM} = V_{OUT} = 0V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ unless otherwise noted. $V_S$ is defined as $(V^+ - V^-)$ . | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------|-------------------------------------------------------|------------------------------------------------------------|---|----------------------|------------|-------------------|-------------------| | V <sub>OS</sub> | Input Offset Voltage | S8E Package | • | | ±7 | ±50<br>±75 | μV<br>μV | | | | DFN Package | • | | ±8 | ±70<br>±95 | μV<br>μV | | $\Delta V_{OS}/\Delta Time$ | Long Term Input Offset Voltage<br>Stability (Note 3) | | | | 0.45 | | μV/Mo | | $\Delta V_{OS}/\Delta Temp$ | Input Offset Voltage Drift (Note 4) | S8E Package | • | | ±0.2 | ±0.5 | μV/°C | | | | DFN Package | • | | ±0.2 | ±0.5 | μV/°C | | I <sub>OS</sub> | Input Offset Current | | • | -50<br>-60 | ±6 | 50<br>60 | nA<br>nA | | l <sub>B</sub> | Input Bias Current | $T_A = -40$ °C to 85°C<br>$T_A = -40$ °C to 125°C | • | -150<br>-400<br>-900 | -60 | 150<br>400<br>900 | nA<br>nA<br>nA | | | Input Noise Voltage | 0.1Hz to 10Hz | | | 30 | | nV <sub>P-P</sub> | | e <sub>n</sub> | Input Noise Voltage Density | f = 10Hz<br>f = 1kHz | | | 1.2<br>1.2 | | nV/√Hz<br>nV/√Hz | | i <sub>n</sub> | Input Noise Current Density | f = 10kHz, Unbalanced Source<br>f = 10kHz, Balanced Source | | | 3<br>0.75 | | pA/√Hz<br>pA/√Hz | | C <sub>IN</sub> | Input Capacitance | Common Mode<br>Differential Mode | | | 7<br>32 | | pF<br>pF | | R <sub>IN</sub> | Input Resistance | Common Mode<br>Differential Mode | | | 50<br>30 | | MΩ<br>kΩ | | V <sub>ICM</sub> | Common-Mode Input Range<br>(Note 5) | Guaranteed by CMRR | • | V <sup>-</sup> + 3 | | V+ - 3 | V | | CMRR | Common-Mode Rejection Ratio | V <sub>ICM</sub> = -12V to 12V | • | 124<br>120 | 133 | | dB<br>dB | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> = 8V to 33V | • | 130<br>128 | 140 | | dB<br>dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $R_L = 500\Omega$ , $V_{OUT} = -10V$ to 10V | • | 132<br>128 | 142 | | dB<br>dB | | $V_{0L}$ | Output Swing Low (V <sub>OUT</sub> – V <sup>-</sup> ) | No Load<br>I <sub>SINK</sub> = 1mA | | | 80<br>100 | 200<br>700 | mV<br>mV<br>mV | | | | I <sub>SINK</sub> = 20mA | • | | 750 | 1400<br>1800 | mV<br>mV | | V <sub>OH</sub> | Output Swing High (V+ – V <sub>OUT</sub> ) | No Load<br>I <sub>SOURCE</sub> = 1mA | • | | 425<br>730 | 800<br>900 | mV<br>mV<br>mV | | | | I <sub>SOURCE</sub> = 20mA | • | | 1150 | 1400<br>1600 | mV<br>mV | | I <sub>SC</sub> | Short-Circuit Current | V <sub>OUT</sub> = 0V, Sourcing | • | 40 | 90 | | mA | | | | V <sub>OUT</sub> = 0V, Sinking | • | 65 | 100 | | mA | | SR | Slew Rate | A <sub>V</sub> = 1, 10V Step | | 20 | 30 | | V/µs | | | | A <sub>V</sub> = 1, 5V Step | • | 15 | 20 | | V/µs<br>V/µs | | GBW | Gain-Bandwidth Product | f = 50kHz | | 12 | 15 | | MHz | | | | $T_A = -40$ °C to 85°C | • | 11 | . • | | MHz | | | 0 1 1/1 5 | $T_A = -40$ °C to 125°C | • | 9 | | | MHz | | Vs | Supply Voltage Range | Guaranteed by PSRR | • | 8 | | 33 | V | **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications and all typical values are at $T_A = 25^{\circ}C$ . $V^+ = 15V$ , $V^- = -15V$ , $V_{CM} = V_{OUT} = 0V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ unless otherwise noted. $V_S$ is defined as $(V^+ - V^-)$ . | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|-----------------------------|--------------------|----------------------| | Is | Supply Current | In Active Mode $T_A = -40^{\circ}\text{C}$ to 85°C $T_A = -40^{\circ}\text{C}$ to 125°C | • | | 7.2 | 7.65<br>9<br>10 | mA<br>mA<br>mA | | | | In Shutdown Mode, V <sub>EN</sub> = 0.8V | • | | 6.2 | 20<br>50 | μA<br>μA | | THD | Total Harmonic Distortion | $\begin{array}{l} R_L = 600\Omega, f = 1 \text{kHz}, V_{OUT} = 3 V_{RMS}, A_V = 1 \\ R_L = 600\Omega, f = 10 \text{kHz}, V_{OUT} = 3 V_{RMS}, A_V = 1 \\ R_L = 600\Omega, f = 1 \text{kHz}, V_{OUT} = 20 V_{P-P}, A_V = 1 \\ R_L = 600\Omega, f = 10 \text{kHz}, V_{OUT} = 20 V_{P-P}, A_V = 1 \end{array}$ | | | -115<br>-104<br>-106<br>-92 | | dB<br>dB<br>dB<br>dB | | t <sub>S</sub> | Settling Time | 5V Step 0.0015% (16-Bit), $A_V = 1$ , $R_L = 2k$ , $C_L = 100pF$ 10V Step 0.0015% (16-Bit), $A_V = 1$ , $R_L = 2k$ , $C_L = 100pF$ | | | 1.2<br>1.2 | | μs<br>μs | | t <sub>ON</sub> | Enable Time | A <sub>V</sub> = 1, Settled to 1% | | | 25 | | μs | | $V_{DGND}$ | DGND Pin Voltage Range | | • | V <sup>-</sup> | | V <sup>+</sup> – 3 | V | | I <sub>DGND</sub> | DGND Pin Current | | • | | -700 | -1400 | nA | | I <sub>EN</sub> | EN Pin Current | | • | | -700 | -1400 | nA | | V <sub>ENL</sub> | EN Pin Input Low Voltage | Relative to DGND | • | | | 0.8 | V | | V <sub>ENH</sub> | EN Pin Input High Voltage | Relative to DGND | • | 1.7 | | | V | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications and all typical values are at $T_A = 25^{\circ}C$ . $V^+ = 5V$ , $V^- = -5V$ , $V_{CM} = V_{OUT} = 0V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ unless otherwise noted. $V_S$ is defined as $(V^+ - V^-)$ . | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------|-------------------------------------|-------------------------------------------------------------------|---|----------------------|------------|--------------------|-------------------| | V <sub>OS</sub> | Input Offset Voltage | S8E Package | • | | ±7 | ±50<br>±75 | μV<br>μV | | | | DFN Package | • | | ±8 | ±70<br>±95 | μV<br>μV | | $\Delta V_{OS}/\Delta Temp$ | Input Offset Voltage Drift (Note 4) | S8E Package | • | | ±0.2 | ±0.5 | μV/°C | | | | DFN Package | • | | ±0.2 | ±0.5 | μV/°C | | I <sub>0S</sub> | Input Offset Current | | • | -50<br>-60 | ±6 | 50<br>60 | nA<br>nA | | I <sub>B</sub> | Input Bias Current | T <sub>A</sub> = -40°C to 85°C<br>T <sub>A</sub> = -40°C to 125°C | • | -150<br>-400<br>-900 | -40 | 150<br>400<br>900 | nA<br>nA<br>nA | | | Input Noise Voltage | 0.1Hz to 10Hz | | | 30 | | nV <sub>P-P</sub> | | e <sub>n</sub> | Input Noise Voltage Density | f = 10Hz<br>f = 1kHz | | | 1.2<br>1.2 | | nV/√Hz<br>nV/√Hz | | i <sub>n</sub> | Input Noise Current Density | f = 10kHz, Unbalanced Source<br>f = 10kHz, Balanced Source | | | 3<br>0.75 | | pA/√Hz<br>pA/√Hz | | C <sub>IN</sub> | Input Capacitance | Common Mode<br>Differential Mode | | | 8.3<br>39 | | pF<br>pF | | R <sub>IN</sub> | Input Resistance | Common Mode<br>Differential Mode | | | 50<br>30 | | MΩ<br>kΩ | | V <sub>ICM</sub> | Common-Mode Input Range (Note 5) | Guaranteed by CMRR | • | V <sup>-</sup> + 3 | | V <sup>+</sup> – 3 | V | | CMRR | Common-Mode Rejection Ratio | $V_{ICM} = -2V \text{ to } 2V$ | • | 122<br>118 | 130 | | dB<br>dB | **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications and all typical values are at $T_A = 25^{\circ}C$ . $V^+ = 5V$ , $V^- = -5V$ , $V_{CM} = V_{OUT} = 0V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ unless otherwise noted. $V_S$ is defined as $(V^+ - V^-)$ . | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> = 8V to 33V | • | 130<br>128 | 140 | | dB<br>dB | |---------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---|---------------------|------------------|---------------------|-------------------| | A <sub>VOL</sub> | Large-Signal Voltage Gain | $R_L = 500\Omega$ , $V_{OUT} = -2V$ to $2V$ | • | 130<br>126 | 142 | | dB<br>dB | | V <sub>0L</sub> | Output Swing Low (V <sub>OUT</sub> – V <sup>-</sup> ) | No Load<br>I <sub>SINK</sub> = 1mA<br>I <sub>SINK</sub> = 20mA | • | | 80<br>100<br>900 | 200<br>700<br>1400 | mV<br>mV<br>mV | | $\overline{V_{OH}}$ | Output Swing High (V <sup>+</sup> – V <sub>OUT</sub> ) | No Load<br>I <sub>SOURCE</sub> = 1mA | • | | 425<br>700 | 1800<br>800 | mV<br>mV<br>mV | | | | I <sub>SOURCE</sub> = 20mA | • | | 1160 | 900<br>1400<br>1600 | mV<br>mV<br>mV | | $I_{SC}$ | Short-Circuit Current | V <sub>OUT</sub> = 0V, Sourcing | • | 40 | 85 | | mA | | <u></u> | Claus Bata | V <sub>OUT</sub> = 0V, Sinking | • | 40 | 60 | | mA<br>V/va | | SR | Slew Rate | A <sub>V</sub> = 1, 4V Step<br>A <sub>V</sub> = 1, 2V Step | | | 13<br>10 | | V/µs<br>V/µs | | GBW | Gain-Bandwidth Product | f = 50kHz<br>T <sub>A</sub> = -40°C to 85°C<br>T <sub>A</sub> = -40°C to 125°C | • | 11.5<br>10.5<br>8.5 | 14.5 | | MHz<br>MHz<br>MHz | | V <sub>S</sub> | Supply Voltage Range | Guaranteed by PSRR | • | 8 | | 33 | V | | I <sub>S</sub> | Supply Current | In Active Mode $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | • | | 6.6 | 7<br>8.5<br>9.5 | mA<br>mA<br>mA | | | | In Shutdown Mode, V <sub>EN</sub> = 0.8V | • | | 6 | 20<br>50 | μA<br>μA | | THD | Total Harmonic Distortion | $R_L = 100\Omega$ , $f = 1kHz$ , $V_{OUT} = 1.41V_{RMS}$ , $A_V = 1$<br>$R_L = 100\Omega$ , $f = 10kHz$ , $V_{OUT} = 1.41V_{RMS}$ , $A_V = 1$ | | | -107<br>-86 | | dB<br>dB | | t <sub>ON</sub> | Enable Time | A <sub>V</sub> = 1, Settled to 1% | | | 35 | | μs | | $V_{DGND}$ | DGND Pin Voltage Range | | • | V <sup>-</sup> | | V <sup>+</sup> – 3 | V | | I <sub>DGND</sub> | DGND Pin Current | | • | | -700 | -1400 | nA | | I <sub>EN</sub> | EN Pin Current | | • | | -700 | -1400 | nA | | V <sub>ENL</sub> | EN Pin Input Low Voltage | Relative to DGND | • | | | 0.8 | V | | $V_{ENH}$ | EN Pin Input High Voltage | Relative to DGND | • | 1.7 | | | V | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LT6018 is capable of producing peak output currents in excess of 50mA. Current density limitations within the IC require the continuous RMS current supplied by the output (sourcing or sinking) over the operating lifetime of the part be limited to under 50mA (Absolute Maximum). Proper heat sinking may be required to keep the junction temperature below the absolute maximum rating. Refer to Figure 9, and the Safe Operating Area section of the data sheet for more information. **Note 3:** Long term input offset voltage stability refers to the average trend line of offset voltage vs time over extended periods after the first 30 days of operation. Note 4: Guaranteed by design. **Note 5:** The LT6018 input stage is limited to operating between $V^- + 3V$ and $V^+ - 3V$ . Exceeding this input common mode range will cause a significant increase in input bias current, reduction of open loop gain and degraded stability. $T_A = 25$ °C, $V^+ = 15V$ , $V^- = -15V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ , $R_L = 500\Omega$ unless otherwise noted. ### Typical Distribution of Input Offset Voltage ### Typical Distribution of Input Offset Voltage ### Typical Distribution of Input Offset Voltage Drift ### Typical Distribution of Input Offset Voltage Drift ### Input Offset Voltage Warm-Up Drift ### Input Offset Voltage vs Supply Voltage ### Input Offset Voltage vs Input Common Mode Voltage ### **Input Bias Current vs Temperature** $T_A = 25^{\circ}C$ , $V^+ = 15V$ , $V^- = -15V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ , $R_L = 500\Omega$ unless otherwise noted. $T_A = 25^{\circ}C$ , $V^+ = 15V$ , $V^- = -15V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ , $R_L = 500\Omega$ unless otherwise noted. ### **Large-Signal Transient Response** (5V Step) ### **Large-Signal Transient Response** (10V Step) #### **Small-Signal Transient Response** ### **Overshoot vs Capacitive Load** ### **Slew Rate vs Temperature** (5V Step) # Slew Rate vs Temperature #### Slew Rate vs Input Step ### **CMRR** vs Frequency $T_A = 25$ °C, $V^+ = 15V$ , $V^- = -15V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ , $R_L = 500\Omega$ unless otherwise noted. -12-10 -8 -6 -4 -2 0 2 4 INPUT VOLTAGE(V) 6 8 10 12 # Shutdown Supply Current #### **Enable/Disable Response** $T_A = 25^{\circ}C$ , $V^+ = 15V$ , $V^- = -15V$ , $V_{EN} = 1.7V$ , $V_{DGND} = 0V$ , $R_L = 500\Omega$ unless otherwise noted. ### **Positive Output Overdrive** Recovery ### **Negative Output Overdrive** Recovery # PIN FUNCTIONS (SOIC-8E/DFN) **DGND (Pin 1/Pins 12):** Reference for EN Pin. It is normally tied to ground. DGND must be in the range from $V^-$ to $V^+$ –3V. If grounded, $V^+$ must be $\geq$ 3V. The EN pin threshold is specified with respect to the DGND pin. DGND cannot be floated. -IN (Pin 2/Pin 10): Inverting Input of the Amplifier. +IN (Pin 3/Pin 9): Noninverting Input of the Amplifier. **V**<sup>-</sup> (**Pin 4/Pin 7**): Negative Power Supply. Bypass capacitors should be placed as close as possible between the LT6018 supply pins and ground to ensure proper bypassing. Additional bypass capacitance may be used between the power supply pins. **OUT (Pin 6/Pin 5):** Amplifier Output. In shutdown mode, the amplifier's output is not high impedance (see Applications section). **V**<sup>+</sup> (**Pin 7/Pin 3**): Positive Power Supply. Bypass capacitors should be placed as close as possible between the LT6018 supply pins and ground to ensure proper bypassing. Additional bypass capacitance may be used between the power supply pins. **EN (Pin 8/Pin 1):** Enable Input. This pin must be connected high, normally to V<sup>+</sup>, for the amplifier to be functional. EN is active high with the threshold approximately two diodes above DGND. EN cannot be floated. The shutdown threshold voltage is specified with respect to the voltage on the DGND pin. NC (Pin 5/Pins 6, 8, 11): Not internally connected. **Exposed Pad (Pin 9/Pin 13):** The exposed pad is electrically connected to V<sup>-</sup>, but should not be used to provide power to the part. Use the V<sup>-</sup> pin to provide power. The exposed pad can be connected to V<sup>-</sup> or floated. Connecting the exposed pad to the V<sup>-</sup> plane will improve thermal performance (see Safe Operating Area section). ## SIMPLIFIED SCHEMATIC #### Overview The proprietary circuitry used in the LT6018 provides a unique combination of precision specifications including ultralow 1/f noise, low broadband noise, low offset and enhanced slew rate without degrading CMRR. The combination of DC specifications and fast settling time allows the LT6018 to solve demanding signal chain requirements. Attention to board layout, supply bypassing and heat sinking must be observed to ensure that the full performance of the LT6018 is realized. The supply current of the LT6018 increases with large differential input voltages. Normally, this does not impact the LT6018 because the amplifier is forcing the two inputs to be at the same potential. Conditions which cause continuous differential input voltage to appear should be avoided in order to avoid excessive die heating of the LT6018. This includes but is not limited to: operation as a comparator, excessive loading on the output and overdriving the input. ### **Preserving Input Precision** Preserving the input accuracy of the LT6018 requires that the application circuit and PC board layout do not introduce errors comparable to or greater than the $7\mu V$ typical offset of the amplifier. Temperature differentials across the input connections can generate thermocouple voltages of tens of microvolts so the connections of the input leads should be short, close together and away from heat dissipating components. Air currents across the board can also generate temperature differentials. In precision applications it is also important to consider amplifier loading when selecting feedback resistor values as well as the loads on the device as these will appear in parallel and affect input offset. See the Feedback Components section for more details. #### Noise The amplifier voltage noise $(e_n)$ , positive input current noise $(i_{np})$ , negative input current noise $(i_{nn})$ , source resistance $(R_S)$ , and feedback resistors $(R_1)$ and $(R_2)$ are individual voltage noise contributors. The total noise $(e_{not})$ appearing at the output of the LT6018 will be the root sum square of all the individual voltage noise contributors (Figure 1). $$\begin{split} e_{not} &= \sqrt{e_{no}^2 + e_{rso}^2 + e_{inpo}^2 + e_{r1o}^2 + e_{r2o}^2 + e_{inno}^2} \\ G_v &= \left(1 + \frac{R2}{R1}\right) \\ e_{no} &= e_n \cdot G_v \\ e_{rso} &= e_{nrs} \cdot G_v = \sqrt{4kTR_S} \cdot G_v \\ e_{inpo} &= i_{np} \cdot R_S \cdot G_v \\ e_{r1o} &= e_{nr1} \cdot \frac{R2}{R1} = \sqrt{4kTR1} \cdot \frac{R2}{R1} \\ e_{r2o} &= e_{nr2} = \sqrt{4kTR2} \\ e_{inno} &= i_{nn} \cdot R2 \end{split}$$ The total input referred voltage noise ( $e_{nit}$ ) is calculated by dividing the total output referred voltage noise ( $e_{not}$ ) by the amplifier gain. $$e_{nit} = \frac{e_{not}}{G_V}$$ Figure 1. LT6018 Noise Contributors LINEAR ### **High Dynamic Input Impedance** Op amps often have protection diodes clamping the two inputs within a diode voltage of each other as seen in Figure 2. During large voltage transitions on the input, these diodes can conduct, since the output cannot respond instantaneously. This can cause circuitry in front of the amplifier as well as the amplifier's own output stage to get overloaded. Often there may be series input resistors (either integrated or discrete) to limit this current, but on extremely low noise parts such as the LT6018, that is not desirable. The unique input circuitry of the LT6018 does not have this typical diode configuration, but rather a series Zener diode configuration as shown in Figure 3. For 5V input steps, the LT6018 has much higher impedance during transients and allows the user to reduce or eliminate the current limiting resistors, preserving low noise. Figure 4 shows how input bias current increases with differential input voltage for the traditional protection scheme and the LT6018 protection scheme. Figure 2. Typical Op Amp Diode Input Protection Figure 3. LT6018 Series Zener Diode Input Protection Figure 4. Typical Op Amp vs LT6018 Input Protection ### **Shutdown Operation** The LT6018 shutdown function has been designed to be easily controlled from single supply logic or microcontrollers. To enable the LT6018 when $V_{DGND} = 0V$ the enable pin must be driven above 1.7V. Conversely, to enter the low power shutdown mode the enable pin must be driven below 0.8V. In a ±15V dual supply application where $V_{DGND} = -15V$ , the enable pin must be driven above -13.3V to enable the LT6018. If the enable pin is driven below –14.2V the LT6018 enters the low power shutdown mode. Note that to enable the LT6018 the enable pin voltage can range from -13.3V to 15V whereas to disable the LT6018 the enable pin can range from -15V to -14.2V. Figure 5 shows examples of enable pin control. While in shutdown, the output of the LT6018 is not high impedance. The LT6018 is typically capable of coming out of shutdown within 25µs. This is useful in power sensitive applications where duty cycled operation is employed. In these applications the system is in low power mode the majority of the time, but then needs to wake up quickly and settle for an acquisition before being powered back down to save power. Figure 5. LT6018 Enable Pin Control Examples ### **Output Leakage in Shutdown Mode** In shutdown mode, the LT6018's output is not high impedance and may conduct a small amount of current due to on-chip leakages. This current can interact with the input protection diodes or any other circuitry connected to the output. Consider the case of a unity gain buffer shown in Figure 6. When the LT6018 is placed in shutdown mode, leakage current flows from the $V_{OUT}$ pin through the input protection diodes causing $V_{OUT}$ to be around 6V. If the output pin is loaded to ground in the same example, the output would be $I_{LEAKAGE} \bullet R_{LOAD}$ above ground. Figure 7 shows the resulting current as the $V_{OUT}$ is swept. In addition, transient voltage applied to the LT6018 output while in shutdown mode may cause the output devices to momentarily conduct. ### **Feedback Components** To optimize the stability and noise performance of the LT6018, care must be taken when selecting feedback components. For higher resistance values, the pole formed by the inverting parasitic input capacitance and feedback resistors will tend to degrade stability; a lead compensation capacitor across the feedback resistor may be used to eliminate ringing or oscillation. Larger value feedback Figure 6. Output Leakage in Shutdown Mode Figure 7. Output Impedance in Shutdown Mode Configured as a Buffer LINEAR TECHNOLOGY | GAIN | RG | R <sub>F</sub> | C <sub>F</sub> | RTI NOISE, $f = 1kHz$<br>(nV/ $\sqrt{Hz}$ ) | |--------|------|----------------|----------------|---------------------------------------------| | 2 | 500Ω | 500Ω | | 2.48 | | 2<br>2 | 1k | 1k | 5pF | 3.46 | | 2 5 | 2k | 2k | 5pF | 5.20 | | 5 | 200Ω | $\Omega$ 008 | | 2.08 | | 10 | 100Ω | $900\Omega$ | | 1.73 | | 101 | 10Ω | 1k | | 1.27 | | 201 | 5Ω | 1k | | 1.23 | | 201 | 50Ω | 10k | | 1.51 | Figure 8. Suggested Feedback Components for Low Noise Stable Operation resistors will also contribute more thermal noise and further degrade performance (see Applications Information, Noise section). Lower value resistances will tend to improve on these conditions, however, excessive amplifier loading may occur as the feedback network will appear in parallel with the load resistance the LT6018 is required to drive. Figure 8 shows suggested feedback components for maintaining good loop stability and noise performance. ### **Capacitive Loads** The LT6018 can easily drive capacitive loads up to 100pF in unity gain. The capacitive load driving capability increases as the amplifier is used in higher gain configurations. A small series resistance between the output and the load further increases the amount of capacitance that the amplifier can drive. ### **Safe Operating Area** The safe operating area, or SOA shown in Figure 9, illustrates the voltage, current and temperature conditions where the LT6018 can be reliably operated. The SOA takes into account the ambient temperature and the power dissipated by the device. This includes the product of the load current and the difference between the supply and output voltage, and the quiescent current and supply voltage. The LT6018 is safe when operated within the boundaries shown in Figure 9. Thermal resistance junction to case, $\theta_{JC}$ , is rated at a constant 9°C/W. Thermal resistance junction to ambient $\theta_{JA}$ , is dependent on board layout and any additional heat sinking. Connecting the exposed pad to V<sup>-</sup> will reduce $\theta_{JA}$ and improve thermal performance. The curves in Figure 9 show the direct effect of $\theta_{JA}$ on SOA. Figure 9. Safe Operating Area Low Noise, Low Distortion 5kHz Wien Bridge Oscillator with 3% Frequency Trim and Injection Lock ### Low Noise Extended Output Swing 1M TIA Photodiode Amplifier #### **Low Noise Precision Current Monitor** THE LT6018 IN THIS CIRCUIT PROVIDES LOW NOISE, LOW DISTORTION AMPLIFICATION OF A SMALL SENSE VOLTAGE DERIVED FROM A LOW IMPEDANCE SOURCE ACROSS A WIDE INPUT COMMON MODE RANGE. THE SECOND STAGE DIFFERENTIAL AMPLIFIER WITH VARIABLE REFERENCE REJECTS THE INPUT COMMON MODE VOLTAGE. AN OPTIONAL LT1678 BUFFER AMPLIFIER FURTHER ISOLATES THE SOURCE FROM LOADING BY R4 AND R5. THE GAIN IS 500V/V, WITH BANDWIDTH APPROXIMATELY 100kHz AND INPUT REFERRED NOISE 1.45nV/√Hz. 6018 TA04 ### Low Noise, High CMRR Instrumentation Amplifier ### PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LT6018#packaging for the most recent package drawings. ### **S8E Package** 8-Lead Plastic SOIC (Narrow .150 Inch) Exposed Pad (Reference LTC DWG # 05-08-1857 Rev C) .053 - .069 $(\overline{1.346 - 1.752})$ .014 - .019 $(\overline{0.355 - 0.483})$ TYP .004 – .010 $(\overline{0.101 - 0.254})$ BSC S8E 1015 REV C .050 (1.270) 0.0 - 0.005 $\overline{(0.0-0.130)}$ RECOMMENDED SOLDER PAD LAYOUT 2. DRAWING NOT TO SCALE 3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010" (0.254mm) 4. STANDARD LEAD STANDOFF IS 4mils TO 10mils (DATE CODE BEFORE 542) 5. LOWER LEAD STANDOFF IS Omils TO 5mils (DATE CODE AFTER 542) ### PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LT6018#packaging for the most recent package drawings. # DE12(10) Package 12-Lead Plastic DFN (4mm $\times$ 3mm) Variation DE12(10) with 2 Pins Removed. Flip Chip (Reference LTC DWG # 05-08-1971 Rev Ø) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED #### NOTE: - 1. DRAWING NOT TO SCALE - 2. ALL DIMENSIONS ARE IN MILLIMETERS - 3. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 4. EXPOSED PAD SHALL BE SOLDER PLATED - 5. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|----------------------------------------------------------------------------------------------------------------------|-------------| | Α | 01/17 | Product description changed from 36V to 33V | 1 | | | | Package name description changed from SOIC to SO | 1 | | | | Long Term Input Offset Voltage Stability added | 3 | | | | Note 3 added for Long Term Input Offset Voltage Stability. Note 3 and Note 4 renamed Note 4 and Note 5, respectively | 5 | Driving LTC2378-20 with ±10V Input Signal (f<sub>IN</sub> = 100Hz, -1dBFS, 800ksps) | A <sub>V</sub> (V/V | COMPONENT VALUES | SNR (dB) | THD (dB) | SFDR (dB) | |---------------------|-------------------------------------------------------------------|----------|----------|-----------| | 1 | $R_F = 0\Omega$ , $R_G = OPEN$ , $R1 = 0\Omega$ , $C1 = OPEN$ | 102.5 | -121.6 | 123.0 | | 10 | $R_F = 900\Omega, R_G = 100\Omega, R1 = 10\Omega, C1 = 0.01\mu F$ | 100.6 | -99.8 | 100.0 | # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LT1028 | Ultralow Noise, Precision High Speed Op Amp, $A_V \ge 2$ Stable | 0.1Hz to 10Hz Noise = $35nV_{P-P}$ , $e_n$ = $0.85nV/\sqrt{Hz}$ , $V_{OS}$ = $40\mu V$ , SR = $15V/\mu s$ , GBW = $75MHz$ , $I_S$ = $7.4mA$ | | LT1128 | Ultralow Noise, Precision High Speed Op Amp , $A_V = +1$ Stable | 0.1Hz to 10Hz Noise = $35nV_{P-P}$ , $e_n$ = $0.85nV/\sqrt{Hz}$ , $V_{OS}$ = $40\mu V$ , SR = $6V/\mu s$ , GBW = $20MHz$ , $I_S$ = $7.4mA$ | | LT1115 | Ultralow Noise, Low Distortion, Audio Op Amp | DC to 20kHz Noise = $0.5\mu V_{P-P}$ , $e_n$ = $0.9nV/\sqrt{Hz}$ , $V_{OS}$ = $200\mu V$ , SR = $15V/\mu s$ , GBW = $70MHz$ , $I_S$ = $8.5mA$ | | LT1037 | Low Noise, High Speed Precision Op Amp , $A_V \ge 5$ Stable | 0.1Hz to 10Hz Noise = $60nV_{P-P}$ , $e_n$ = $2.5nV/\sqrt{Hz}$ , $V_{OS}$ = $25\mu V$ , SR = $15V/\mu s$ , GBW = $60MHz$ , $I_S$ = $2.7mA$ | | LT1007 | Low Noise, High Speed Precision Op Amp, A <sub>V</sub> = +1<br>Stable | 0.1Hz to 10Hz Noise = $60nV_{P-P}$ , $e_n$ = $2.5nV/\sqrt{Hz}$ , $V_{OS}$ = $25\mu V$ , SR = $2.5V/\mu s$ , GBW = $8MHz$ , $I_S$ = $2.7mA$ | | LT1468 | Low Noise, 16-Bit Op Amp | 0.1Hz to 10Hz Noise = 0.3 $\mu$ V <sub>P-P</sub> , e <sub>n</sub> = 5nV/ $\sqrt{\text{Hz}}$ , V <sub>OS</sub> = 75 $\mu$ V, SR = 22V/ $\mu$ s, GBW = 90MHz, I <sub>S</sub> = 3.9mA | | LT6020 | Low Power, Enhanced Slew Op Amp | 0.1Hz to 10Hz Noise = 1.1 $\mu$ V <sub>P-P</sub> , e <sub>n</sub> = 46nV/ $\sqrt{Hz}$ , V <sub>OS</sub> = 30 $\mu$ V, SR = 5V/ $\mu$ s, GBW = 400kHz, I <sub>S</sub> = 100 $\mu$ A | | LT6023 | Micropower, Enhanced Slew Op Amp | 0.1Hz to 10Hz Noise = $3.0\mu V_{P-P}$ , $e_n$ = $132nV/\sqrt{Hz}$ , $V_{OS}$ = $30\mu V$ , SR = $1.4V/\mu s$ , GBW = $40kHz$ , $I_S$ = $20\mu A$ | | LTC2057 | High Voltage, Low Noise, Zero Drift Amplifier | DC to 10Hz Noise = $200 \text{nV}_{\text{P-P}}$ , $e_{\text{n}}$ = $11 \text{nV}/\sqrt{\text{Hz}}$ , $V_{\text{OS}}$ = $4 \mu \text{V}$ , SR = $0.45 \text{V}/\mu \text{S}$ , GBW = $1.5 \text{MHz}$ , $I_{\text{S}}$ = $0.8 \text{mA}$ | | LTC6240 | Low Noise, CMOS Amplifier | 0.1Hz to 10Hz Noise = $550 nV_{P-P}$ , $e_n = 7 nV/\sqrt{Hz}$ , $V_{OS} = 125 \mu V$ , $SR = 10 V/\mu s$ , $GBW = 18 MHz$ , $I_S = 1.8 mA$ | | LT6230 | Low Noise, Rail-to-Rail Output Amplifier | 0.1Hz to 10Hz Noise = $180 nV_{P-P}$ , $e_n$ = $1.1 nV/\sqrt{Hz}$ , $V_{OS}$ = $500 \mu V$ , SR = $60 V/\mu s$ , GBW = $215 MHz$ , $I_S$ = $3.15 mA$ | LT 0117 REV A • PRINTED IN USA LINEAR TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2016