# NCP1529 Series 1.7 MHz, 1 A, High Efficiency, Low Ripple, Adjustable Output Voltage Step-down Converter Evaluation Board User's Manual ON Semiconductor® http://onsemi.com #### **EVAL BOARD USER'S MANUAL** #### Overview The NCP1529 step-down DC-DC converter is a monolithic integrated circuit for portable applications powered from one cell Li-ion or three cell Alkaline/NiCd/NiMH batteries. The device – available in an adjustable output voltage from 0.9 V to 3.9 V – is able to deliver up to 1 A. It uses synchronous rectification to increase efficiency and reduce external part count. The device also has a built–in 1.7 MHz (nominal) oscillator which reduces component size by allowing a small inductor and capacitors. Automatic switching PWM/PFM mode offers improved system efficiency. Additional features include integrated soft–start, cycle–by–cycle current limiting and thermal shutdown protection. The NCP1529 is available in a space saving, low profile $2x2 \times 0.5$ mm UDFN6 package and TSOP–5 package. Figure 1. NCP1529ASNT1GEVB Board Picture in TSOP-5 Figure 2. NCP1529MUTBGEVB Board Picture in UDFN-6 **Table 1. MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | | |------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|---------|--| | Minimum Voltage All Pins | V <sub>min</sub> | -0.3 | V | | | Maximum Voltage All Pins (Note 1) | V <sub>max</sub> | 7.0 | V | | | Maximum Voltage EN, ENI2C, SDA, SCL | V <sub>max</sub> | V <sub>IN</sub> + 0.3 | V | | | Thermal Resistance, Junction-to-Air (TSOP-5 Package) Thermal Resistance using TSOP-5 Recommended Board Layout (Note 8) | $R_{ hetaJA}$ | 300<br>110 | °C/W | | | Thermal Resistance, Junction-to-Air (UDFN6 Package) Thermal Resistance using UDFN6 Recommended Board Layout (Note 8) | $R_{ hetaJA}$ | 220<br>40 | °C/W | | | Operating Ambient Temperature Range (Notes 6 and 7) | T <sub>A</sub> | -40 to 85 | °C | | | Storage Temperature Range | T <sub>stg</sub> | -55 to 150 | °C | | | Junction Operating Temperature (Notes 6 and 7) | $T_J$ | -40 to 125 | °C | | | Latchup Current Maximum Rating (T <sub>A</sub> = 85°C) (Note 4) Other Pins | Lu | ±100 | mA | | | ESD Withstand Voltage (Note 3)<br>Human Body Model<br>Machine Model | $V_{ m esd}$ | 2.0<br>200 | kV<br>V | | | Moisture Sensitivity Level (Note 5) | MSL | 1 | per IPC | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Maximum electrical ratings are defined as those values beyond which damage to the device may occur at T<sub>A</sub> = 25°C. - 2. According to JEDEC standard JESD22-A108B. - 3. This device series contains ESD protection and exceeds the following tests: Human Body Model (HBM) per JEDEC standard: JESD22-A114. Machine Model (MM) per JEDEC standard: JESD22-A115. - 4. Latchup current maximum rating per JEDEC standard: JESD78. - 5. JEDEC Standard: J-STD-020A - In applications with high power dissipation (low V<sub>IN</sub>, high I<sub>OUT</sub>), special care must be paid to thermal dissipation issues. Board design considerations thermal dissipation vias, traces or planes and PCB material can significantly improve junction to air thermal resistance RAJA (for more information, see design and layout consideration section). Environmental conditions such as ambient temperature TA brings thermal limitation on maximum power dissipation allowed. The following formula gives calculation of maximum ambient temperature allowed by the application: $$\begin{split} T_{A~MAX} &= T_{J~MAX} - (R_{\theta JA}~x~P_d)\\ Where: &\quad T_{J}~is~the~junction~temperature, \end{split}$$ Pd is the maximum power dissipated by the device (worst case of the application), and $R_{\theta,JA}$ is the junction–to–ambient thermal resistance. - 7. To prevent permanent thermal damages, this device include a thermal shutdown which engages at 180°C (typ). - 8. Board recommended TSOP-5 and UDFN-6 layouts are described on Layout Considerations section. #### **ELECTRICAL CHARACTERISTICS** For Electrical Characteristic, please report to our NCP1529 datasheet available on our website: http://onsemi.com. #### Table 2. NCP1529 - BOARD CONNECTIONS | Symbol | Switch Descriptions | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INPUT POWER | · | | VIN+ | This is the positive connection for power supply. | | VIN- | This is the return connection for the power supply | | GND1, GND2 | Ground clip | | SETUP | | | ENABLE | To enable the buck converter, connect a shorting jumper between ENABLE-1 and ENABLE-2. To disable the buck converter, connect a shorting jumper between ENABLE-3 and ENABLE-2. | | SELECT<br>(UDFN package) | A shorting jumper must be used to select an output voltage of 1.2V or an adjustable output voltage. | | OUTPUT POWER | • | | VOUT+ | This is the positive connection of the output voltage. | | VOUT- | This is the return connection of the output voltage. | | TEST POINT | | | TPVIN | This is the test point of the input voltage. | | TPEN | This is the test point of the enable pin. | | TPSW | This is the test point of the inductor voltage. | | TPVOUT | This is the test point of the output voltage. | #### NCP1529 - BOARD SCHEMATIC Figure 3. Board Schematic in TSOP-5 Figure 4. Board Schematic in UDFN6 #### NCP1529 - TEST PROCEDURE #### **Equipment Needed** Power supply Digital Volt Meter Digital Amp Meter #### **Test** - 1. Jumper ENABLE (and SELECT for the UDFN6 package) should be open. - 2. Set the power supply to 3.6 V and the current limit of at least 1.5 A. - 3. Connect Vin+ to power supply and Vin- to ground. The DC current measurement on Vin+ line should be around $0.3~\mu A$ . - 4. For the UDFN6 package, close the SELECT connector to the potentiometer. - 5. Close EN connector. - 6. Modify P2 potentiometer to get Vout to 1.2 V. Output voltage value is defined by : Vout = 0.6 x (1 + R1/R2) - 7. The DC current measurement on Vin+ line should be around 36 $\mu$ A. The part operates in PFM mode: Figure 5. $V_{SW}$ and $V_{out}$ in PFM Mode 8. Increase Output current to 1 A. The part works in PWM mode with a low ripple: Figure 6. V<sub>SW</sub> and V<sub>out</sub> in PWM Mode 9. Remove J5 connector. The DC current measurement on Vp line should be back around $0.3~\mu A$ . #### NCP1529 - COMPONENTS SELECTION #### **Input Capacitor Selection** In PWM operating mode, the input current is pulsating with large switching noise. Using an input bypass capacitor can reduce the peak current transients drawn from the input supply source, thereby reducing switching noise significantly. The capacitance needed for the input bypass capacitor depends on the source impedance of the input supply. The maximum RMS current occurs at 50% duty cycle with maximum output current, which is IO, max/2. For NCP1529, a low profile ceramic capacitor of 4.7 $\mu F$ should be used for most of the cases. For effective bypass results, the input capacitor should be placed as close as possible to the VIN Pin **Table 3. LIST OF INPUT CAPACITOR** | Murata | GRM188R60J475KE | 4.7 μF | |-------------|-----------------|--------| | | GRM21BR71C475KA | | | Taiyo Yuden | JMK212BY475MG | 4.7 μF | | TDK | C2012X5R0J475KT | 4.7 μF | | | C1608X5R0J475KT | | ## Output L-C Filter Design Considerations The NCP1529 operates at 1.7 MHz frequency and uses current mode architecture. The correct selection of the output filter ensures good stability and fast transient response. Due to the nature of the buck converter, the output L–C filter must be selected to work with internal compensation. For NCP1529, the internal compensation is internally fixed and it is optimized for an output filter of L = 2.2 $\mu$ H and $C_{OUT}$ = 10 $\mu$ F. The corner frequency is given by: $$f_{\rm c} = {1 \over 2\pi \sqrt{{\sf L} \times {\sf C}_{\sf OUT}}} = {1 \over 2\pi \sqrt{2.2 \ \mu {\sf H} \times {\sf 10} \ \mu {\sf F}}} = {\sf 34 \ kHz} \ {\sf (eq. 1)}$$ The device operates with inductance value of $2.2~\mu H$ . If the corner frequency is moved, it is recommended to check the loop stability depending of the accepted output ripple voltage and the required output current. Take care to check the loop stability. The phase margin is usually higher than $45^{\circ}$ . Table 4. L-C FILTER EXAMPLE | Inductance (L) | Output Capacitor (C <sub>OUT</sub> ) | |----------------|--------------------------------------| | 2.2 μΗ | 10 μF | | 4.7 μΗ | 4.7 μF | #### **Inductor Selection** The inductor parameters directly related to device performances are saturation current and DC resistance and inductance value. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance: $$\Delta I_{L} = \frac{V_{OUT}}{L \times f_{SW}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ (eq. 2) - ΔI<sub>L</sub>: Peak to peak inductor ripple current - L: Inductor value - f<sub>SW</sub>: Switching frequency The saturation current of the inductor should be rated higher than the maximum load current plus half the ripple current: $$I_{L(max)} = I_{O(max)} + \frac{\Delta I_L}{2}$$ (eq. 3) - I<sub>L(max)</sub>: Maximum inductor current - I<sub>O(max)</sub>: Maximum Output current The inductor's resistance will factor into the overall efficiency of the converter. For best performances, the DC resistance should be less than $0.3~\Omega$ for good efficiency. **Table 5. LIST OF INDUCTOR** | FDK | MIPW3226 Series | |-------------|------------------| | TDK | VLF3010AT Series | | | TFC252005 Series | | Taiyo Yuden | LQ CBL2012 | | Coil Craft | DO1605-T Series | | | LPS3008 | #### **Output Capacitor Selection** Selecting the proper output capacitor is based on the desired output ripple voltage. Ceramic capacitors with low ESR values will have the lowest output ripple voltage and are strongly recommended. The output capacitor requires either an X7R or X5R dielectric. The output ripple voltage in PWM mode is given by: $$\Delta V_{OUT} = \Delta I_{L} \times \left( \frac{1}{4 \times f_{SW} \times C_{OUT}} + ESR \right)$$ (eq. 4) **Table 6. LIST OF OUTPUT CAPACITOR** | Murata | GRM188R60J475KE | 4.7 μF | |-------------|------------------|---------| | | GRM21BR71C475KA | | | | GRM188R60OJ106ME | 10 μF | | Taiyo Yuden | JMK212BY475MG | 4.7 μF | | | JMK212BJ106MG | 10 μF | | TDK | C2012X5R0J475 | 4.7 μuF | | | C1608X5R0J475 | | | | C2012X5R0J106 | 10 μF | #### Feed-Forward Capacitor Selection The feed-forward capacitor sets the feedback loop response and is critical to obtain good loop stability. Given that the compensation is internally fixed, an 18 pF ceramic capacitor is needed. Choose a small ceramic capacitor X7R or X5R or COG dielectric. #### NCP1529 - BILL OF MATERIAL Table 7. BOM IN TSOP-5 PACKAGE | Designator | Qty | Description | Value | Toler-<br>ance | Foot-<br>print | Manufacturer | Manufacturer<br>Part Number | |------------|-----|-------------------------|-----------------------|----------------|----------------|-------------------------------------------------------|-----------------------------| | U1 | 1 | IC, Converter,<br>DC/DC | NA | NA | TSOP-5 | ON Semiconductor | NCP1529 | | C1 | 1 | Ceramic Capacitor | 4.7 μF, 6.3 V,<br>X5R | 10% | 0603 | TDK | C1608X5R0J475 | | C2 | 1 | Ceramic Capacitor | 10 μF, 6,3 V,<br>X5R | 10% | 0603 | TDK | C1608X5R0J106 | | C3 | 1 | Ceramic Capacitor | 18 pF, 50 V,<br>COG | 5% | 0603 | TDK | C1608C0G1H180 | | R1 | 1 | SMD Resistor | 110k | 1% | 0603 | std | std | | P2 | 1 | Potentiometer | 1meg | 10% | | Vishay Spectrol | 63M-T607-105 | | L1 | 1 | Inductor | 2,2 μΗ | 20% | 1605 | Coilcraft | DO1605T-222MLB | | VIN, VOUT | 4 | Connector | NA | NA | NA | Emerson Network<br>Power<br>Connectivity<br>Solutions | 111-2223-001 | Table 7. BOM IN TSOP-5 PACKAGE | Designator | Qty | Description | Value | Toler-<br>ance | Foot-<br>print | Manufacturer | Manufacturer<br>Part Number | |----------------------|-----|------------------------------------|-------|----------------|----------------|--------------------------|-----------------------------| | ENABLE | 1 | 3 Pin Jumper<br>Header | NA | NA | 2,54mm | TYCO/AMP<br>Molex/Waldom | 5–826629–0<br>90120–0160 | | GND1,<br>GND2 | 2 | Jumper for GND | NA | NA | 10.16mm | Harwin<br>Molex / Waldom | D3082-01<br>90120-0160 | | EN, SW,<br>VIN, VOUT | 4 | Test Point Type 3 | NA | NA | f 1.60mm | Keystone | 5010 | | PCB | 1 | 87 mm x 57 mm x<br>1.0 mm 4 Layers | NA | NA | NA | Any | TLS-P-003-A-0907<br>-BBR | ## Table 8. BOM IN UDFN-6 PACKAGE | Designator | Qty | Description | Value | Toler-<br>ance | Foot-<br>print | Manufacturer | Manufacturer<br>Part Number | |----------------------|-----|-------------------------------------|-----------------------|----------------|----------------|-------------------------------------------------------|-----------------------------| | U1 | 1 | IC, Converter,<br>DC/DC | NA | NA | UDFN6 | ON Semiconductor | NCP1529 | | C1 | 1 | Ceramic capacitor | 4.7 μF, 6.3 V,<br>X5R | 10% | 0603 | TDK | C1608X5R0J475 | | C2 | 1 | Ceramic capacitor | 10 μF, 6.3 V,<br>X5R | 10% | 0603 | TDK | C1608X5R0J106 | | C3 | 1 | Ceramic capacitor | 18 pF, 50 V,<br>COG | 5% | 0603 | TDK | C1608C0G1H180 | | R1, R2 | 2 | SMD resistor | 150k | 1% | 0603 | std | std | | P2 | 1 | Potentiometer | 1meg | 10% | | Vishay Spectrol | 63M-T607-105 | | L1 | 1 | Inductor | 2.2 μΗ | 20% | 1605 | Coilcraft | DO1605T-222MLB | | VIN, VOUT | 4 | Connector | NA | NA | NA | Emerson Network<br>Power<br>Connectivity<br>Solutions | 111-2223-001 | | ENABLE | 1 | 3 Pin Jumper<br>Header | NA | NA | 2,54mm | TYCO/AMP<br>Molex/Waldom | 5-826629-0<br>90120-0160 | | SELECT | J1 | 2x2 Pin Jumper<br>Header | NA | NA | 2,54mm | TYCO/AMP<br>Molex/Waldom | 6–166591–5<br>90131–0140 | | GND1,<br>GND2 | 2 | Jumper for GND | NA | NA | 10,16mm | Harwin<br>Molex/Waldom | D3082-01<br>90120-0160 | | EN, SW,<br>VIN, VOUT | 4 | Test point type 3 | NA | NA | ф<br>1,60mm | Keystone | 5010 | | PCB | 1 | 87mm x 57mm x<br>1.0 mm<br>4 Layers | NA | NA | NA | Any | TLS-P-003-A-0907<br>-BBR | #### NCP1529 - PCB LAYOUT GUIDELINES #### LAYOUT CONSIDERATIONS #### **Electrical Layout Considerations** Implementing a high frequency DC-DC converter requires respect of some rules to get a powerful portable application. Good layout is key to prevent switching regulators to generate noise to application and to themselves. Electrical layout guide lines are: - Use short and large traces when large amount of current is flowing. - Keep the same ground reference for input and output capacitors to minimize the loop formed by high current path from the battery to the ground plane. - Isolate feedback pin from the switching pin and the current loop to protect against any external parasitic signal coupling. Add a feed-forward capacitor between V<sub>OUT</sub> and FB which adds a zero to the loop and Notes 6, 7, and 8. EN Trace $V_{OUT}$ **FB Trace** Trace Figure 7. TSOP-5 Recommended Board Layout participates to the good loop stability. A 18pF capacitor is recommended to meet compensation requirements. A four layer PCB with a ground plane and a power plane will help NCP1529 noise immunity and loop stability. #### Thermal Layout Considerations High power dissipation in small package leads to thermal consideration such as: - Enlarge V<sub>IN</sub> trace and added several vias connected to power plane. - Connect GND pin to top plane. - Join top, bottom and each ground plane together using several free vias in order to increase radiator size. For high ambient temperature and high power dissipation requirements, UDFN6 package using exposed pad connected to main radiator is recommended. Refer to Figure 8. UDFN6 Recommended Board Layout ## NCP1529 - PCB LAYOUT OF TSOP-5 DEMO BOARD Board reference: TLS-P-003-A-0907-BBR Figure 9. Assembly Layer in TSOP-5 Figure 10. Part Layout in TSOP-5 Figure 11. Top Layer Routing in TSOP-5 Figure 12. Ground Layer Routing in TSOP-5 Figure 13. Power Layer Routing in TSOP-5 Figure 14. Bottom Layer Routing in TSOP-5 ## NCP1529 - PCB LAYOUT OF UDFN-6 DEMO BOARD Board reference: TLS-P-003-A-0907-BBR Figure 15. : Assembly Layer in UDFN6 Figure 16. Part Layout in UDFN-6 Figure 17. Top Layer Routing in UDFN-6 Figure 18. Ground Layer Routing in UDFN6 Figure 19. Power Layer Routing in UDFN-6 Figure 20. Bottom Layer Routing in UDFN6 ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 N. American Technical Support: 800-282-9855 Toll Free ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative