# 3.3V CMOS Static RAM 4 Meg (256K x 16-Bit) ## IDT71V416S IDT71V416L #### **Features** - 256K x 16 advanced high-speed CMOS Static RAM - ◆ JEDEC Center Power / GND pinout for reduced noise. - Equal access and cycle times - Commercial and Industrial: 10/12/15ns - One Chip Select plus one Output Enable pin - Bidirectional data inputs and outputs directly LVTTL-compatible - Low power consumption via chip deselect - Upper and Lower Byte Enable Pins - Single 3.3V power supply - Available in 44-pin, 400 mil plastic SOJ package and a 44pin, 400 mil TSOP Type II package and a 48 ball grid array, 9mm x 9mm package. - Green parts available, see ordering information ### **Description** The IDT71V416 is a 4,194,304-bit high-speed Static RAM organized as 256K x 16. It is fabricated using high-performance, high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for high-speed memory needs. The IDT71V416 has an output enable pin which operates as fast as 5ns, with address access times as fast as 10ns. All bidirectional inputs and outputs of the IDT71V416 are LVTTL-compatible and operation is from a single 3.3V supply. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation. The IDT71V416 is packaged in a 44-pin, 400 mil Plastic SOJ and a 44-pin, 400 mil TSOP Type II package and a 48 ball grid array, 9mm x 9mmpackage. ### **Functional Block Diagram** **NOVEMBER 2016** ### **Pin Configurations - SOJ/TSOP** #### 1 0A 44 A17 A1 [ 2 43 ☐ A16 A2 [ 3 42 7 **A**15 ] OE Аз 41 4 40 BHE А4 Г 5 BLE CS [ 6 39 I/O0 □ 7 38 \_\_\_ I/O15 I/O1 [ 8 37 ] I/O14 I/O<sub>2</sub> [ 9 36 ☐ I/O13 35 I/O3 [ ☐ I/O12 10 34 PHG44 □ Vss VDD [ 11 PBG44 33 VDD Vss [ 12 ☐ I/O11 I/O4 [ 32 13 31 ☐ I/O10 I/O5 [ 14 30 I/O6 [ 15 ☐ I/O9 29 □ I/O8 I/O7 [ 16 28 ■ NC\* WE [ 17 27 ☐ A14 18 A5 🗆 \_\_\_ A13 26 A6 [ 19 25 ☐ A12 20 A7 [ \_\_\_ A11 24 21 A8 [ 23 ☐ A10 А9 Г 22 3624 drw 02 \*Pin 28 can either be a NC or connected to Vss ## **Top View** **Pin Descriptions** | A0 - A17 | Address Inputs | Input | | | | | |--------------|-------------------|-------|--|--|--|--| | CS | Chip Select | Input | | | | | | WE | Write Enable | Input | | | | | | ŌĒ | Output Enable | Input | | | | | | BHE | High Byte Enable | Input | | | | | | BLE | Low Byte Enable | Input | | | | | | I/O0 - I/O15 | Data Input/Output | I/O | | | | | | VDD | 3.3V Power | Pwr | | | | | | Vss | Ground | Gnd | | | | | 3624 tbl 01 ### **Pin Configurations - 48 BGA** 71V416BE **BE48** 48- BGA 2 3 6 5 $\overline{\mathsf{BLE}}$ ŌĒ A1 A2 NC A<sub>0</sub> В I/Oo I/O8 BHE **A**4 $\overline{\mathtt{CS}}$ Аз С I/O<sub>1</sub> I/O<sub>2</sub> I/O<sub>10</sub> I/O<sub>9</sub> **A**5 **A**6 D Vss I/O<sub>3</sub> A17 Α7 **I**/O<sub>11</sub> VDD $V_{DD}$ I/O<sub>4</sub> Ε NC I/O<sub>12</sub> Vss F 1/06 I/O<sub>5</sub> I/O<sub>13</sub> I/O<sub>14</sub> G I/O<sub>7</sub> NC WE I/O<sub>15</sub> > NC 3624 tbl 11 ### **Top View** A10 A11 **A**9 # **SOJ Capacitance** $(TA = +25^{\circ}C, f = 1.0MHz)$ NC | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 7 | pF | | CI/O | I/O Capacitance | Vout = 3dV | 8 | pF | 3624 tbl 02 # 48 BGA Capacitance $(TA = +25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 6 | pF | | Cvo | I/O Capacitance | Vout = 3dV | 7 | pF | NOTE: 3624 tb1 02b This parameter is guaranteed by device characterization, but not production tested. ## **Absolute Maximum Ratings**(1) | Symbol | Rating | Value | Unit | |-----------|----------------------------------|-----------------------|------| | VDD | Supply Voltage Relative to Vss | -0.5 to +4.6 | ٧ | | VIN, VOUT | Terminal Voltage Relative to Vss | re to -0.5 to VDD+0.5 | | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | Тѕтс | Storage Temperature | -55 to +125 | °C | | Рт | PT Power Dissipation | | W | | Іоит | IOUT DC Output Current | | mA | #### 3624 tbl 04 #### NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### Recommended Operating Temperature and Supply Voltage | Grade Temperature | | Vss | <b>V</b> DD | |-------------------|----------------|-----|-------------| | Commercial | 0°C to +70°C | 0V | See Below | | Industrial | –40°C to +85°C | 0V | See Below | 3624 tbl 05 # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|------------------------|------| | VDD | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | Vss | Ground | 0 | 0 | 0 | V | | ViH | Input High Voltage | 2.0 | | VDD+0.3 <sup>(1)</sup> | V | | VIL | Input Low Voltage | -0.3 <sup>(2)</sup> | | 0.8 | ٧ | #### NOTES: - 3624 tbl 06 - 1. VIH (max.) = VDD+2V for pulse width less than 5ns, once per cycle. - 2. VIL (min.) = -2V for pulse width less than 5ns, once per cycle. ### Truth Table<sup>(1)</sup> | <u>cs</u> | ŌĒ | WE | BLE | BHE | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O8-I/O15 | Function | |-----------|----|----|-----|-----|------------------------------------|------------|----------------------| | Н | Х | Х | Х | Х | High-Z | High-Z | Deselected - Standby | | L | L | Н | L | Н | DATAout | High-Z | Low Byte Read | | L | L | Н | Н | L | High-Z | DATAout | High Byte Read | | L | L | Н | L | L | DATAout | DATAout | Word Read | | L | Х | L | L | L | DATAIN | DATAIN | Word Write | | L | Х | L | L | Н | DATAIN | High-Z | Low Byte Write | | L | Х | L | Н | L | High-Z | DATAIN | High Byte Write | | L | Н | Н | Х | Х | High-Z | High-Z | Outputs Disabled | | L | Х | Х | Н | Н | High-Z | High-Z | Outputs Disabled | #### NOTE: 1. H = VIH, L = VIL, X = Don't care. 3624 tbl 03 ### **DC Electrical Characteristics** (VDD = Min. to Max., Commercial and Industrial Temperature Ranges) | | | I | | IDT71V416 | | |--------|------------------------|-------------------------------------------------------------|------|-----------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | lu | Input Leakage Current | Vcc = Max., Vin = Vss to Vdd | | 5 | μA | | ILO | Output Leakage Current | VDD = Max., $\overline{\text{CS}}$ = VIH, VOUT = Vss to VDD | _ | 5 | μA | | Vol | Output Low Voltage | IOL = 8mA, VDD = Min. | | 0.4 | ٧ | | Vон | Output High Voltage | Iон = -4mA, Vod = Min. | 2.4 | | ٧ | 3624 tbl 07 3624 tbl 08 ### **DC Electrical Characteristics**(1, 2, 3) (VDD = Min. to Max., VLC = 0.2V, VHC = VDD - 0.2V) | | | | 71V41 | 6S/L10 | 71V41 | 6S/L12 | 71V410 | 6S/L15 | | |--------|----------------------------------------------------------------------------------------------------------------------|---|--------|--------|--------|--------|--------|--------|------| | Symbol | Parameter | | Com'l. | Ind. | Com'l. | Ind. | Com'l. | Ind. | Unit | | lcc | Dynamic Operating Current CS VLC, Outputs Open, VDD = Max., f = fmax <sup>(4)</sup> | S | 200 | 200 | 180 | 180 | 170 | 170 | mA | | | | L | 180 | 180 | 170 | 170 | 160 | 160 | | | ISB | ISB Dynamic Standby Power Supply Current $\overline{CS} \ge VHC$ , Outputs Open, VDD = Max., f = fmax <sup>(4)</sup> | | 70 | 70 | 60 | 60 | 50 | 50 | mA | | | | | 50 | 50 | 45 | 45 | 40 | 40 | | | ISB1 | Full Standby Power Supply Current (static) | S | 20 | 20 | 20 | 20 | 20 | 20 | mA | | | $\overline{CS} \ge VHC$ , Outputs Open, $VDD = Max.$ , $f = 0^{(4)}$ | L | 10 | 10 | 10 | 10 | 10 | 10 | | #### NOTES: - 1. All values are maximum guaranteed values. - 2. All inputs switch between 0.2V (Low) and VDD -0.2V (High). - 3. Power specifications are preliminary. - 4. fMAX = 1/trc (all address inputs are cycling at fmax); f = 0 means no address input lines are changing. ### **AC Test Loads** Figure 1. AC Test Load Figure 3. Output Capacitive Derating \*Including jig and scope capacitance. Figure 2. AC Test Load (for tclz, tolz, tchz, tohz, tow, and twhz) ### **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|-------------------| | Input Rise/Fall Times | 1.5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | AC Test Load | Figures 1,2 and 3 | 3624 tbl 09 3624 drw 06 ### **AC Electrical Characteristics** (VDD = Min. to Max., Commercial and Industrial Temperature Ranges) | | | 71V41 | 6S/L10 | 71V416S/L12 | | 71V416S/L15 | | | |---------------------|----------------------------------------|-------|--------|-------------|------|-------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLI | <u>.</u><br>E | | | | | | • | | | trc | Read Cycle Time | 10 | _ | 12 | | 15 | | ns | | taa | Address Access Time | _ | 10 | _ | 12 | | 15 | ns | | tacs | Chip Select Access Time | _ | 10 | _ | 12 | | 15 | ns | | tcLz <sup>(1)</sup> | Chip Select Low to Output in Low-Z | 4 | _ | 4 | | 4 | | ns | | tcHz <sup>(1)</sup> | Chip Select High to Output in High-Z | _ | 5 | _ | 6 | | 7 | ns | | toe | Output Enable Low to Output Valid | _ | 5 | _ | 6 | | 7 | ns | | toLz <sup>(1)</sup> | Output Enable Low to Output in Low-Z | 0 | _ | 0 | | 0 | | ns | | tonz <sup>(1)</sup> | Output Enable High to Output in High-Z | _ | 5 | _ | 6 | | 7 | ns | | toн | Output Hold from Address Change | 4 | _ | 4 | | 4 | | ns | | tBE | Byte Enable Low to Output Valid | _ | 5 | _ | 6 | | 7 | ns | | tBLZ <sup>(1)</sup> | Byte Enable Low to Output in Low-Z | 0 | _ | 0 | — | 0 | | ns | | tвнz <sup>(1)</sup> | Byte Enable High to Output in High-Z | _ | 5 | _ | 6 | | 7 | ns | | WRITE CYCL | E | | | | | | | | | twc | Write Cycle Time | 10 | _ | 12 | _ | 15 | | ns | | taw | Address Valid to End of Write | 8 | _ | 8 | _ | 10 | _ | ns | | tcw | Chip Select Low to End of Write | 8 | _ | 8 | _ | 10 | | ns | | tвw | Byte Enable Low to End of Write | 8 | _ | 8 | _ | 10 | | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | twr | Address Hold from End of Write | 0 | _ | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width | 8 | _ | 8 | _ | 10 | _ | ns | | tow | Data Valid to End of Write | 5 | _ | 6 | _ | 7 | | ns | | tон | Data Hold Time | 0 | _ | 0 | | 0 | | ns | | tow <sup>(1)</sup> | Write Enable High to Output in Low-Z | 3 | | 3 | | 3 | | ns | | twHz <sup>(1)</sup> | Write Enable Low to Output in High-Z | | 6 | | 7 | | 7 | ns | NOTE: 3624 tbl 10 # Timing Waveform of Read Cycle No. 1<sup>(1,2,3)</sup> ### NOTES: - 1. $\overline{\text{WE}}$ is HIGH for Read Cycle. - 2. Device is continuously selected, $\overline{\text{CS}}$ is LOW. - 3. $\overline{\text{OE}}$ , $\overline{\text{BHE}}$ , and $\overline{\text{BLE}}$ are LOW. <sup>1.</sup> This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested. ## Timing Waveform of Read Cycle No. 2(1) #### NOTES: - 1. WE is HIGH for Read Cycle. - 2. Address must be valid prior to or coincident with the later of CS, BHE, or BLE transition LOW; otherwise tax is the limiting parameter. - 3. Transition is measured ±200mV from steady state. # Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)(1,2,4) #### NOTES: - 1. A write occurs during the overlap of a LOW $\overline{CS}$ , LOW $\overline{BHE}$ or $\overline{BLE}$ , and a LOW $\overline{WE}$ . - 2. $\overline{\text{OE}}$ is continuously HIGH. If during a $\overline{\text{WE}}$ controlled write cycle $\overline{\text{OE}}$ is LOW, twp must be greater than or equal to twHz + tDW to allow the I/O drivers to turn off and data to be placed on the bus for the required tDW. If $\overline{\text{OE}}$ is HIGH during a $\overline{\text{WE}}$ controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified twp. - 3. During this period, I/O pins are in the output state, and input signals must not be applied. - 4. If the CS LOW or BHE and BLE LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state. - 5. Transition is measured ±200mV from steady state. # Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,3) # Timing Waveform of Write Cycle No. 3 (BHE, BLE Controlled Timing)(1,3) #### NOTES: - 1. A write occurs during the overlap of a LOW $\overline{\text{CS}}$ , LOW $\overline{\text{BHE}}$ or $\overline{\text{BLE}}$ , and a LOW $\overline{\text{WE}}$ . - 2. During this period, I/O pins are in the output state, and input signals must not be applied. - 3. If the $\overline{\text{CS}}$ LOW or $\overline{\text{BHE}}$ and $\overline{\text{BLE}}$ LOW transition occurs simultaneously with or after the $\overline{\text{WE}}$ LOW transition, the outputs remain in a high-impedance state. ### **Ordering Information** ### **Orderable Part Information** | 3624 | drw | 11a | |------|-----|-----| |------|-----|-----| | | erable Part I | | | 1 | |---------------|-------------------|--------------|--------------|----------------| | Speed<br>(ns) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade | | 10 | 71V416L10BE | BE48 | CABGA | С | | | 71V416L10BEG | BEG48 | CABGA | С | | | 71V416L10BEG8 | BEG48 | CABGA | С | | | 71V416L10PHG | PHG44 | TSOP | С | | | 71V416L10PHG8 | PHG44 | TSOP | С | | | 71V416L10PHGI | PHG44 | TSOP | 1 | | | 71V416L10PHGI8 | PHG44 | TSOP | - 1 | | | 71V416L10YG | PBG44 | SOJ | С | | | 71V416L10YG8 | PBG44 | SOJ | С | | 12 | 71V416L12BE | BE48 | CABGA | С | | | 71V416L12BE8 | BE48 | CABGA | С | | | 71V416L12BEG | BEG48 | CABGA | С | | | 71V416L12BEG8 | BEG48 | CABGA | С | | | 71V416L12BEGI | BEG48 | CABGA | - 1 | | | 71V416L12BEGI8 | BEG48 | CABGA | 1 | | | 71V416L12BEI | BE48 | CABGA | - 1 | | | 71V416L12BEI8 | BE48 | CABGA | - 1 | | | 71V416L12PHG | PHG44 | TSOP | С | | | 71V416L12PHG8 | PHG44 | TSOP | С | | | 71V416L12PHGI | PHG44 | TSOP | I | | | 71V416L12PHGI8 | PHG44 | TSOP | ı | | | 71V416L12YG | PBG44 | SOJ | С | | | 71V416L12YG8 | PBG44 | SOJ | С | | | 71V416L12YGI | PBG44 | SOJ | ı | | | 71V416L12YGI8 | PBG44 | SOJ | ı | | Speed<br>(ns) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade | |---------------|-------------------|--------------|--------------|----------------| | 10 | 71V416S10BE | BE48 | CABGA | С | | | 71V416S10BE8 | BE48 | CABGA | С | | | 71V416S10BEG | BEG48 | CABGA | С | | | 71V416S10BEG8 | BEG48 | CABGA | С | | | 71V416S10PHG | PHG44 | TSOP | С | | | 71V416S10PHG8 | PHG44 | TSOP | С | | | 71V416S10PHGI | PHG44 | TSOP | ı | | | 71V416S10PHGI8 | PHG44 | TSOP | I | | | 71V416S10YG | PBG44 | SOJ | С | | | 71V416S10YG8 | PBG44 | SOJ | С | | 12 | 71V416S12BE | BE48 | CABGA | С | | | 71V416S12BE8 | BE48 | CABGA | С | | | 71V416S12BEG | BEG48 | CABGA | С | | | 71V416S12BEG8 | BEG48 | CABGA | С | | | 71V416S12BEI | BE48 | CABGA | ı | | | 71V416S12BEI8 | BE48 | CABGA | ı | | | 71V416S12PHG | PHG44 | TSOP | С | | | 71V416S12PHG8 | PHG44 | TSOP | С | | | 71V416S12PHGI | PHG44 | TSOP | ı | | | 71V416S12PHGI8 | PHG44 | TSOP | ı | | | 71V416S12YG | PBG44 | SOJ | С | | | 71V416S12YG8 | PBG44 | SOJ | С | | | 71V416S12YGI | PBG44 | SOJ | ı | | | 71V416S12YGI8 | PBG44 | SOJ | ı | 3624 tbl 12a 3624 tbl 12b Pkg. Code Pkg. Type Temp. Grade ## **Orderable Part Information (con't)** | Speed (ns) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade | |------------|-------------------|--------------|--------------|----------------| | 15 | 71V416L15BE | BE48 | CABGA | С | | | 71V416L15BE8 | BE48 | CABGA | С | | | 71V416L15BEG | BEG48 | CABGA | С | | | 71V416L15BEG8 | BEG48 | CABGA | С | | | 71V416L15BEGI | BEG48 | CABGA | 1 | | | 71V416L15BEGI8 | BEG48 | CABGA | 1 | | | 71V416L15BEI | BE48 | CABGA | 1 | | | 71V416L15BEI8 | BE48 | CABGA | 1 | | | 71V416L15PHG | PHG44 | TSOP | С | | | 71V416L15PHG8 | PHG44 | TSOP | С | | | 71V416L15PHGI | PHG44 | TSOP | 1 | | | 71V416L15PHGI8 | PHG44 | TSOP | I | | | 71V416L15YGI | PBG44 | SOJ | I | | | 71V416L15YGI8 | PBG44 | SOJ | I | | | | | 3 | 624 tbl 12c | | 71V416S15BE8 BE48 CABGA<br>71V416S15BEG BEG48 CABGA | C<br>C | |-----------------------------------------------------|--------| | 71V416S15BEG BEG48 CABGA | | | | С | | 71V416S15BEG8 BEG48 CABGA | - | | 71V416S15BEGI BEG48 CABGA | I | | 71V416S15BEGI8 BEG48 CABGA | I | | 71V416S15BEI BE48 CABGA | I | | 71V416S15BEI8 BE48 CABGA | I | | 71V416S15PHG PHG44 TSOP | С | | 71V416S15PHG8 PHG44 TSOP | С | | 71V416S15PHGI PHG44 TSOP | ı | | 71V416S15PHGI8 PHG44 TSOP | - 1 | | 71V416S15YG PBG44 SOJ | С | | 71V416S15YG8 PBG44 SOJ | С | | 71V416S15YGI PBG44 SOJ | I | | 71V416S15YGI8 PBG44 SOJ | Į | 3624 tbl 12d ### **Datasheet Document History** | 08/5/99 | | Updated to new format | |-----------|---------|--------------------------------------------------------------------------------------------------| | | Pg 6 | Revised footnote for tow on Write Cycle No. 1 diagram | | 08/31/99 | Pg. 1–9 | Added Industrial temperature range offering | | | Pg. 9 | Added Datasheet Document History | | 03/24/00 | Pg. 6 | Changed note to Write cycle No. 1 according to footnotes | | 08/10/00 | Ü | Add 48 ball grid array package offering | | | Pg. 1 | Correct TTL to LVTTL | | 09/11/02 | Pg. 2 | Updated TBD information for the 48 BGA Capacitance table | | 11/26/02 | Pg. 8 | Added "Die Revision" to ordering information | | 07/31/03 | Pg. 8 | Updated note, L10 speed grade commercial temperature only and updated die stepping from YF to Y. | | 10/13/03 | Pg. 8 | Updated ordering information. Refer to 71V416YS and 71V416YL datasheet for latest generation die | | | | step. | | 01/30/04 | Pg. 8 | Added "Restricted hazardous substance device" to ordering information | | 02/01/13: | Pg. 1 | Removed IDT reference to fabrication | | | Pg. 8 | Removed die revision information from the Ordering Information | | 11/18/16: | Pg. 2 | Updated the orderable part numbers for all pin configurations | | | _ | Added the corrected configuration title for the 48 BGA pin configuration | | | | Reformatted SOJ/TSOP pins & labels. No change in functionality. It remains the same | | | Pg.4 | Updated the Industrial values and the footnote references in the DC Electrical table | | | Pg. 5 | Updated the footnote references in the AC Electrical table | | | Pg. 8 | Updated the orderable part numbers in the Ordering Information | | | Pg. 8-9 | Added orderable part information tables | Speed (ns) Orderable Part ID CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: sramhelp@idt.com 408-284-4532 $The \,IDT logo \,is\, a \,registered \,trademark \,of \,Integrated \,Device \,Technology, \,Inc.$ # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ### IDT (Integrated Device Technology): 71V416L15YG8 71V416S15BE 71V416S15YG 71V416S12BEI8 71V416S12BEG8 71V416L12BEGI 71V416L15PHG 71V416L15PHGI 71V416S15PHG8 71V416S10BE 71V416S10YG 71V416S12YG 71V416S12BE 71V416L12PHG8 71V416S12PHGI 71V416L15YGI 71V416L15BEI 71V416L15BEG 71V416L10PHGI8 71V416S10PHGI8 71V416L12YGI 71V416S15YG8 71V416S15BE8 71V416L12PHGI8 71V416S12PHGI8 71V416S12YGI8 71V416L10BEG8 71V416S10BE8 71V416S12PHG8 71V416L12PHGI 71V416S15BEG 71V416S15BEI 71V416S15YGI 71V416L12BEI8 71V416L12BEG8 71V416L10YGI8 71V416S15BEG8 71V416L15BEGI 71V416S15BEI8 71V416S10PHG8 71V416L10PHGI 71V416S15PHG 71V416S15PHGI 71V416S12PHG 71V416L15BE8 71V416S12BEG 71V416S12BEG 71V416L10BE 71V416L10YG 71V416L12YG 71V416S15YGI8 71V416S15BEGI8 71V416S12BEG 71V416S12BEI 71V416L10BE8 71V416L12YGI8 71V416S10YGI8 71V416L10YGI 71V416S15BEGI8 71V416L10PHG 71V416L15YGI8 71V416S10YGI8 71V416L15BEG8 71V416S15BEGI 71V416L10PHG 71V416L12BE8 71V416L12YGS 71V416S10YGI8 71V416L15BEG8 71V416S15BEGI 71V416L15BEI8 71V416L12BEG 71V416S10PHG 71V416S10YGI8 71V416S12BE8 71V416S10BEG 71V416L12BEI 71V416L12BEG 71V416S10PHG 71V416S10YGI 71V416S12BE8 71V416S10BEG 71V416L12BEI 71V416L12BEG 71V416S10PHG 71V416L10PHG8 71V416S15PHGI8 71V416S15PHGI8 71V416S12YGS 71V416S10PHGI 71V416L10PHG8