# $0.5\Omega/0.8\Omega$ Low-Voltage, Dual SPDT Analog Switches in UCSP

### **General Description**

The MAX4684/MAX4685 low on-resistance (R<sub>ON</sub>), lowvoltage, dual single-pole/double-throw (SPDT) analog switches operate from a single +1.8V to +5.5V supply. The MAX4684 features a 0.5 $\Omega$  (max) R<sub>ON</sub> for its NC switch and a 0.8 $\Omega$  (max) R<sub>ON</sub> for its NO switch at a +2.7V supply. The MAX4685 features a 0.8 $\Omega$  max on-resistance for both NO and NC switches at a +2.7V supply.

Both parts feature break-before-make switching action (2ns) with  $t_{ON}$  = 50ns and  $t_{OFF}$  = 40ns at +3V. The digital logic inputs are 1.8V logic-compatible with a +2.7V to +3.3V supply.

The MAX4684/MAX4685 are packaged in the chipscale package (UCSP)<sup>M</sup>, significantly reducing the required PC board area. The chip occupies only a 2.0mm x 1.50mm area. The 4 x 3 array of solder bumps are spaced with a 0.5mm bump pitch.

### **Applications**

- Speaker Headset Switching
- MP3 Players
- Power Routing
- Battery-Operated Equipment
- Relay Replacement
- Audio and Video Signal Routing
- Communications Circuits
- PCMCIA Cards
- Cellular Phones
- Modems

#### **Benefits and Features**

- 12-Bump, 0.5mm-Pitch UCSP
- NC Switch RON
  - 0.5Ω max (+2.7V Supply) (MAX4684)
  - 0.8Ω max (+2.7V Supply) (MAX4685)
- NO Switch R<sub>ON</sub>
- 0.8Ω max (+2.7V Supply)
- R<sub>ON</sub> Match Between Channels
- 0.06Ω (max)
  R<sub>ON</sub> Flatness Over Signal Range
  - 0.15Ω (max)
- +1.8V to +5.5V Single-Supply Operation
- Rail-to-Rail Signal Handling
- 1.8V Logic Compatibility
- Low Crosstalk: -68dB (100kHz)
- High Off-Isolation: -64dB (100kHz)
- THD: 0.03%
- 50nA (max) Supply Current
- Low Leakage Currents
  - 1nA (max) at T<sub>A</sub> = +25°C

UCSP is a trademark of Maxim Integrated Products, Inc.  $\mu$ MAX is a registered trademark of Maxim Integrated Products, Inc.

Ordering Information appears at end of data sheet.



# 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

#### **Absolute Maximum Ratings**

| 0.3V to +6V         |
|---------------------|
| 0.3V to (V+ + 0.3V) |
| ±300mA              |
|                     |
| ±400mA              |
|                     |
| ±500mA              |
|                     |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |
|-------------------------------------------------------|
| 10-Pin TDFN (derate 18.5mW/°C above +70°C)1482mW      |
| 12-Bump UCSP (derate 11.4mW/°C above +70°C)909mW      |
| 10-Pin µMAX (derate 5.6mW/°C above +70°C)444mW        |
| Operating Temperature Ranges40°C to +85°C             |
| Storage Temperature Range65°C to +150°C               |
| Lead Temperature (soldering, 10s)+300°C               |
| Bump Temperature (soldering) (Note 2)                 |
| Infared (15s)+220°C                                   |
| Vapor Phase (60s)+215°C                               |

- Note 1: Signals on NO\_, NC\_, and COM\_ exceeding V+ or GND are clamped by internal diodes. Limit forward-diode current to maximum current rating.
- **Note 2:** This device is constructed using a unique set of packaging techniques that impose a limit on the thermal profile the device can be exposed to during board level solder attach and rework. This limit permits only the use of the solder profiles recommended in the industry-standard specification, JEDEC 020A, paragraph 7.6, Table 3 for IR/VPR and Convection reflow. Preheating is required. Hand or wave soldering is not allowed.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 12 UCSP      | B12-4        | <u>21-0104</u> |
| 10 TDFN-EP   | T1033-1      | <u>21-0137</u> |
| 10 µMAX      | U10-2        | <u>21-0061</u> |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

#### **Electrical Characteristics—+3V Supply**

(V+ = +2.7V to +3.3V,  $V_{IH}$  = +1.4V,  $V_{IL}$  = +0.5V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at +3V and +25°C.) (Notes 3, 9, 10)

| PARAMETER                               | SYMBOL                                                     | CONDITIONS                                                  |                                     | TA    | MIN      | TYP  | MAX  | UNITS |
|-----------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------|-------|----------|------|------|-------|
| ANALOG SWITCH                           |                                                            | ·                                                           |                                     |       |          |      |      |       |
| Analog Signal Range                     | V <sub>NO_</sub> , V <sub>NC_</sub> ,<br>V <sub>COM_</sub> |                                                             |                                     | E     | 0        |      | V+   | V     |
|                                         |                                                            |                                                             | MAX4684                             | +25°C |          | 0.3  | 0.5  | Ω     |
| NC_On-Resistance                        | P                                                          | V+ = 2.7V; $I_{COM}$ = 100mA;<br>V <sub>NC</sub> = 0 to V+  | IVIAA4004                           | E     | E        |      | 0.5  |       |
| (Note 4)                                | R <sub>ON(NC)</sub>                                        |                                                             | MAX4685                             | +25°C | 0.45 0.8 | 0.8  |      |       |
|                                         |                                                            |                                                             | MAX4085                             | E     |          |      | 0.8  |       |
| NO On-Resistance                        | D                                                          | V+ = 2.7V; I <sub>COM</sub> = 100mA                         |                                     | +25°C |          | 0.45 | 0.8  | Ω     |
| (Note 4)                                | R <sub>ON(NO)</sub>                                        | $V_{NO} = 0 \text{ to } V_+$                                |                                     | E     |          |      | 0.8  |       |
| On-Resistance Match<br>Between Channels | ΔR <sub>ON</sub>                                           | V+= 2.7V; I <sub>COM</sub> = 100mA                          | V+= 2.7V; I <sub>COM</sub> = 100mA; |       |          |      | 0.06 | Ω     |
| (Notes 4, 5)                            | DINON                                                      | $V_{NO}$ or $V_{NC}$ = 1.5V                                 |                                     | E     |          |      | 0.06 | 52    |
| NC_On-Resistance                        | <b>D</b>                                                   | V+ = 2.7V; I <sub>COM</sub> = 100mA; MAX4684                |                                     | E     |          |      | 0.15 | Ω     |
| Flatness (Note 6)                       | R <sub>FLAT (NC)</sub>                                     | $V_{NC} = 0$ to V+                                          | MAX4685                             | E     |          |      | 0.35 |       |
| NO_On-Resistance<br>Flatness (Note 6)   | R <sub>FLAT (NO)</sub>                                     | V+ = 2.7V; $I_{COM}$ = 100mA;<br>V <sub>NO</sub> _= 0 to V+ |                                     | E     |          |      | 0.35 | Ω     |

## 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

#### Electrical Characteristics—+3V Supply (continued)

 $(V + = +2.7V \text{ to } +3.3V, V_{IH} = +1.4V, V_{IL} = +0.5V, T_A = T_{MIN} \text{ to } T_{MAX}$ , unless otherwise noted. Typical values are at +3V and +25°C.) (Notes 3, 9, 10)

| PARAMETER                           | SYMBOL                                            | CON                                                                    | DITIONS                                     | Τ <sub>Α</sub> | MIN   | TYP  | MAX   | UNITS |  |
|-------------------------------------|---------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------|----------------|-------|------|-------|-------|--|
| NO or NC Off-                       |                                                   | V+ = 3.3V; V <sub>NO</sub> or V <sub>NC</sub> = 3V, 0.3V;              |                                             | +25°C          | -1    |      | 1     |       |  |
| Leakage Current<br>(Note 7)         | I <sub>NO</sub> (OFF) or<br>I <sub>NC</sub> (OFF) | $V_{COM} = 0.3V, V_{NO}$                                               | Е                                           | -10            |       | 10   | nA    |       |  |
|                                     |                                                   | V+ = 3.3V; $V_{NO}$ or $V_{NC}$ = 3V, 0.3V,                            |                                             | +25°C          | -2    |      | 2     |       |  |
| COM_ On-Leakage<br>Current (Note 7) | I <sub>COM</sub> (ON)                             | or unconnected; V<br>unconnected                                       | $COM_ = 3V, 0.3V, or$                       | E              | -20   |      | 20    | nA    |  |
| DYNAMIC CHARACTE                    | RISTICS                                           |                                                                        |                                             |                |       |      |       |       |  |
| Turn-On Time                        | <b>t</b>                                          | V+ = 2.7V, V <sub>NO_</sub>                                            | or V <sub>NC</sub> = 1.5V;                  | +25°C          |       | 30   | 50    |       |  |
| Tum-On Time                         | ton                                               | $R_{L} = 50\Omega; C_{L} = 38$                                         |                                             | E              |       |      | 60    | ns    |  |
| Turn-Off Time                       | torr                                              | V+ = 2.7V, V <sub>NO_</sub>                                            | or V <sub>NC</sub> _ = 1.5V;                | +25°C          |       | 25   | 30    | ns    |  |
|                                     | toff                                              | $R_{L} = 50\Omega; C_{L} = 35$                                         | pF; Figure 2                                | E              |       |      | 40    | 115   |  |
| Break-Before-Make<br>Delay          | t <sub>BBM</sub>                                  | $V_{+} = 2.7V, V_{NO_{-}}, R_{L} = 50\Omega; C_{L} = 35$               | or V <sub>NC</sub> = 1.5V;<br>5pF; Figure 3 | Е              | 2     | 15   |       | ns    |  |
| Charge Injection                    | Q                                                 | COM_ = 0; R <sub>S</sub> = 0                                           | ); C <sub>L</sub> = 1nF; Figure 4           | +25°C          |       | 200  |       | pC    |  |
| Off-Isolation (Note 8)              | V <sub>ISO</sub>                                  | $C_L = 5pF; R_L = 50$<br>$V_{COM_} = 1V_{RMS};$                        | +25°C                                       |                | -64   |      | dB    |       |  |
| Crosstalk                           | V <sub>CT</sub>                                   | $C_L = 5pF; R_L = 50\Omega; f = 100kHz; V_{COM_} = 1V_{RMS}; Figure 5$ |                                             | +25°C          |       | -68  |       | dB    |  |
| Total Harmonic<br>Distortion        | THD                                               | $R_L = 600\Omega$ , $IN_= 2Vp-p$ , $f = 20Hz$ to 20kHz                 |                                             | +25°C          |       | 0.03 |       | %     |  |
| NC_ Off-Capacitance                 | C <sub>NC (OFF)</sub>                             | f = 1MHz; Figure 6                                                     | 3                                           | +25°C          |       | 84   |       | pF    |  |
| NO_Off-Capacitance                  | C <sub>NO</sub> (OFF)                             | f = 1MHz; Figure 6                                                     | 3                                           | +25°C          |       | 37   |       | pF    |  |
| NC_ On-Capacitance                  | C <sub>NC_(ON)</sub>                              | f = 1MHz; Figure 6                                                     | 3                                           | +25°C          |       | 190  |       | pF    |  |
| NO_ On-Capacitance                  | C <sub>NO_(ON)</sub>                              | f = 1MHz; Figure 6                                                     | 3                                           | +25°C          |       | 150  |       | pF    |  |
| DIGITAL I/O                         |                                                   | 1                                                                      |                                             |                |       |      |       |       |  |
| Input Logic High                    | VIH                                               |                                                                        |                                             | E              | 1.4   |      |       | V     |  |
| Input Logic Low                     | VIL                                               |                                                                        |                                             | E              |       |      | 0.5   | V     |  |
| IN_Input Leakage<br>Current         |                                                   |                                                                        | MAX4684/MAX4685                             |                | -1000 |      | +1000 |       |  |
|                                     |                                                   |                                                                        | MAX4684A                                    | E              | -20   |      | +20   | nA    |  |
| POWER SUPPLY                        | 1                                                 | 1                                                                      |                                             | l              | L     |      |       |       |  |
| Power-Supply Range                  | V+                                                |                                                                        |                                             | Е              | 1.8   |      | 5.5   | V     |  |
|                                     |                                                   |                                                                        | 0 ) / -                                     | +25°C          | -50   | 0.04 | 50    | - nA  |  |
| Supply Current (Note 4)             |                                                   |                                                                        | U Or V+                                     | E              | -200  |      | 200   |       |  |

**Note 3:** The algebraic convention used in this data sheet is where the most negative value is a minimum and the most positive value a maximum.

Note 4: Guaranteed by design.

**Note 5:**  $\Delta R_{ON} = R_{ON(MAX)} - R_{ON(MIN)}$ , between NC1 and NC2 or between NO1 and NO2.

**Note 6:** Flatness is defined as the difference between the maximum and minimum value of on-resistance as measured over the specified analog signal ranges.

**Note 7:** Leakage parameters are 100% tested at  $T_A = +85$ °C, and guaranteed by correlation over rated temperature range.

Note 8: Off-isolation =  $20\log_{10} (V_{COM} / V_{NO}), V_{COM}$  = output,  $V_{NO}$  = input to off switch.

**Note 9:** UCSP and TDFN parts are 100% tested at +25°C only and guaranteed by design and correlation at the full hot-rated temperature.

Note 10: -40°C specifications are guaranteed by design.

# $0.5\Omega/0.8\Omega$ Low-Voltage, Dual SPDT Analog Switches in UCSP

## **Typical Operating Characteristics**

( $T_A$  = +25°C, unless otherwise noted.)





MAX4685









MAX4685 NC ON-RESISTANCE vs. COM VOLTAGE



NO ON-RESISTANCE vs. COM VOLTAGE



NO ON-RESISTANCE vs. COM VOLTAGE



# 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

## **Typical Operating Characteristics (continued)**

( $T_A$  = +25°C, unless otherwise noted.)



FREQUENCY (MHz)

TEMPERATURE (°C)

FREQUENCY (Hz)

# 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

#### TOP VIEW MAX4684/MAX4685 MAX4684/MAX4685 GND -(A1) <u>C</u>1 **B1** NC1 NC2 V+ 1 NO2 10 NO1 2 9 COM2 <-A2 IN1 C2+) IN2 MAX4684/MAX4685 8 IN2 COM1 3 COM1 (A3) COM2 IN\_ NO\_ NC\_ (C3) IN1 4 7 NC2 0 OFF ON NO2 6 GND NO1 C4) **B**4) (A4) ON OFF 1 NC1 5 SWITCHES SHOWN FOR LOGIC "0" INPUT V+ UCSP μΜΑΧ MAX4684/MAX4685 ٧ı NO2 NO1 COM2 IN2 COM1 8 NC2 IN1 NC1 6 GND \*EP 3mm x 3mm TDFN \*CONNECT EP TO GND

## Pin Configurations/Functional Diagrams/Truth Table

## **Pin Description**

| NAME | PIN    |           | FUNCTION                                        |  |  |
|------|--------|-----------|-------------------------------------------------|--|--|
| NAME | UCSP   | µMAX/TDFN | FUNCTION                                        |  |  |
| NC_  | A1, C1 | 5, 7      | Analog Switch—Normally Closed Terminal          |  |  |
| IN_  | A2, C2 | 4, 8      | Digital Control Input                           |  |  |
| COM_ | A3, C3 | 3, 9      | Analog Switch—Common Terminal                   |  |  |
| NO_  | A4, C4 | 2, 10     | Analog Switch—Normally Open Terminal            |  |  |
| V+   | B4     | 1         | Positive Supply Voltage Input                   |  |  |
| GND  | B1     | 6         | Ground                                          |  |  |
| EP   | _      | —         | Exposed Pad. Connect EP to GND (for TDFN only.) |  |  |

## 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

#### **Detailed Description**

The MAX4684/MAX4685 are low on-resistance, low-voltage, dual SPDT analog switches that operate from a +1.8V to +5.5V supply. The devices are fully specified for nominal 3V applications. The MAX4684/MAX4685 have break-before-make switching and fast switching speeds ( $t_{ON}$  = 50ns max,  $t_{OFF}$  = 40ns max).

The MAX4684 offers asymmetrical normally closed (NC) and normally open (NO) R<sub>ON</sub> for applications that require asymmetrical loads (examples include speaker headsets and internal speakers). The part features a 0.5 $\Omega$  max R<sub>ON</sub> for its NC switch and a 0.8 $\Omega$  max RON for its NO switch at the 2.7V supply. The MAX4685 features a 0.8 $\Omega$  max on-resistance for both NO and NC switches at the +2.7V supply.

#### **Applications Information**

#### **Digital Control Inputs**

The MAX4684/MAX4685 logic inputs accept up to +5.5V regardless of supply voltage. For example, with a +3.3V supply, IN\_ may be driven low to GND and high to 5.5V. Driving IN\_ rail-to-rail minimizes power consumption. Logic levels for a +1.8V supply are 0.5V (low) and 1.4V (high).

#### **Analog Signal Levels**

Analog signals that range over the entire supply voltage (V+ to GND) are passed with very little change in onresistance (see *Typical Operating Characteristics*). The switches are bidirectional, so the NO\_, NC\_, and COM\_ pins can be either inputs or outputs.

#### Power-Supply Sequencing and Overvoltage Protection

Caution: Do not exceed the absolute maximum ratings because stresses beyond the listed ratings may cause permanent damage to devices.

Proper power-supply sequencing is recommended for all CMOS devices. Always apply V+ before applying analog signals, especially if the analog signal is not current limited. If this sequencing is not possible, and if the analog inputs are not current limited to <20mA, add a small signal diode (D1) as shown in Figure 1. Adding a protection diode reduces the analog range to a diode drop (about 0.7V) below V+ (for D1). R<sub>ON</sub> increases slightly at low

supply voltages. Maximum supply voltage (V+) must not exceed +6V. Protection diode D1 also protects against some overvoltage situations. No damage will result on Figure 1's circuit if the supply voltage is below the absolute maximum rating applied to an analog signal pin.

#### **UCSP Package Consideration**

For general UCSP package information and PC layout considerations, please refer to the Maxim Application Note (Wafer-Level Ultra-Chip-Board-Scale Package).

#### **UCSP Reliability**

The chip-scale package (UCSP) represents a unique packaging form factor that may not perform equally to a packaged product through traditional mechanical reliability tests. UCSP reliability is integrally linked to the user's assembly methods, circuit board material, and usage environment. The user should closely review these areas when considering use of a UCSP package. Performance through Operating Life Test and Moisture Resistance remains uncompromised as it is primarily determined by the wafer-fabrication process.

Mechanical stress performance is a greater consideration for a UCSP package. UCSPs are attached through direct solder contact to the user's PC board, foregoing the inherent stress relief of a packaged product lead frame. Solder joint contact integrity must be considered. Information on Maxim's qualification plan, test data, and recommendations are detailed in the UCSP application note, which can be found on Maxim's website at www.maximintegrated.com.



Figure 1. Overvoltage Protection Using Two External Blocking Diodes

# 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

## **Test Circuits/Timing Diagrams**



Figure 2. Switching Time



Figure 3. Break-Before-Make Interval



Figure 4. Charge Injection

# 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

## **Test Circuits/Timing Diagrams (continued)**



Figure 5. On-Loss, Off-Isolation, and Crosstalk



Figure 6. Channel Off/On-Capacitance

### **Ordering Information**

| PART          | TEMP RANGE     | PIN/BUMP-<br>PACKAGE | TOP<br>MARK |
|---------------|----------------|----------------------|-------------|
| MAX4684EBC+T  | -40°C to +85°C | 12 UCSP*             | AAF         |
| MAX4684ETB+T  | -40°C to +85°C | 10 TDFN-EP**         | AAG         |
| MAX4684EUB+T  | -40°C to +85°C | 10 µMAX®             | _           |
| MAX4684AEBC+T | -40°C to +85°C | 12 UCSP*             | AEJ         |
| MAX4685EBC+T  | -40°C to +85°C | 12 UCSP*             | AAG         |
| MAX4685ETB+T  | -40°C to +85°C | 10 TDFN-EP**         | AAH         |
| MAX4685EUB+T  | -40°C to +85°C | 10 µMAX              | _           |

+Denotes a lead(Pb)-free/RoHS-compliant package.

**Note:** Requires special solder temperature profile described in the Absolute Maximum Ratings section.

\*UCSP reliability is integrally linked to the user's assembly methods, circuit board material, and environment. Refer to the UCSP Reliability Notice in the UCSP Reliability section of this data sheet for more information.

\*\*EP = Exposed Pad

T = Tape and reel.

**Chip Information** 

PROCESS: BiCMOS

# 0.5Ω/0.8Ω Low-Voltage, Dual SPDT Analog Switches in UCSP

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                          | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------|------------------|
| 3                  | 2/03             | Added TDFN packaging, noted parts are now UCSP qualified                                                             | —                |
| 4                  | 1/09             | Added lead-free packaging and exposed pad note                                                                       | 1, 2, 6–9        |
| 5                  | 10/19            | Updated the <i>Electrical Characteristics</i> table and added MAX4684AEBC+T to the <i>Ordering Information</i> table | 3, 9             |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.