# **Micron Serial NOR Flash Memory** # 3V, Twin-Quad I/O, 4KB, 32KB, 64KB, Sector Erase MT25TL256 | Features | Options | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | <ul> <li>Stacked device (two 128Mb die)</li> <li>SPI-compatible serial bus interface</li> <li>Single and double transfer rate (STR/DTR)</li> <li>Clock frequency – 133 MHz (MAX) for all protocols in STR – 90 MHz (MAX) for all protocols in DTR</li> <li>Dual/quad I/O instruction provides increased throughput up to 90 MB/s for each die corresponding to 180 MB/s for the twin-quad device</li> <li>Supported protocols: Extended, Dual and Quad I/O both STR and DTR</li> <li>Execute-in-place (XIP)</li> <li>PROGRAM/ERASE SUSPEND operations</li> <li>Volatile and nonvolatile configuration settings</li> <li>Software reset</li> <li>Additional reset pin for selected part numbers</li> <li>Dedicated 64-byte OTP area outside main memory – Readable and user-lockable – Permanent lock with PROGRAM OTP command</li> <li>Erase capability – Die erase – Sector erase 64KB uniform granularity – Subsector erase 4KB, 32KB granularity</li> <li>Erase performance: 400KB/sec (64KB sector)</li> <li>Erase performance: 80KB/sec (4KB sub-sector)</li> <li>Program performance: 2MB/sec</li> <li>Security and write protection</li> </ul> | <ul> <li>Voltage</li></ul> | | • Voltage | | |------------------------------------------------------|-----| | - 2.7–3.6V | L | | • Density | | | – 256Mb | 256 | | Device stacking | | | <ul> <li>B = 2 die and 1 S# pin</li> </ul> | В | | <ul> <li>H = 2 die and 2 S# pins</li> </ul> | H | | <ul> <li>Device generation</li> </ul> | В | | • Die revision | A | | Pin configuration | | | <ul><li>RESET# and HOLD#</li></ul> | 8 | | • Sector Size | | | - 64KB | E | | <ul> <li>Packages – JEDEC-standard, RoHS-</li> </ul> | | | compliant | | | <ul> <li>16-pin SOP2, 300 mils body width</li> </ul> | SF | | (SO16W) | | | <ul> <li>24-ball T-PBGA, 05/6mm x 8mm</li> </ul> | 12 | | (TBGA24) | | | Security Features | | | <ul><li>Standard</li></ul> | 0 | | <ul> <li>Special options</li> </ul> | | | <ul><li>Automotive</li></ul> | A | | <ul> <li>Operating temperature range</li> </ul> | | **Marking** AT · Electronic signature - Password protection - Minimum 100,000 ERASE cycles per sector JEDEC-standard 3-byte signature (BA18h) - Extended device ID: two additional bytes identify Volatile and nonvolatile locking and software write protection for each 64KB sectorNonvolatile configuration locking Hardware write protection: nonvolatile bits (BP[3:0] and TB) define protected area size Program/erase protection during power-up CRC detects accidental changes to raw data - Data retention: 20 years (TYP) device factory options #### **Part Number Ordering** Micron Serial NOR Flash devices are available in different configurations and densities. Verify valid part numbers by using Micron's part catalog search at www.micron.com. To compare features and specifications by device type, visit www.micron.com/products. Contact the factory for devices not found. **Figure 1: Part Number Ordering Information** ### **Contents** | Important Notes and Warnings | | |----------------------------------------------------|------| | Device Description | 9 | | Block Diagram | . 10 | | Advanced Security Protection | . 11 | | Device Logic Diagram | . 12 | | Signal Assignments | . 13 | | Signal Descriptions | . 16 | | Package Dimensions - Package Code: SF | . 17 | | Package Dimensions - Package Code: 12 | . 18 | | Memory Map – 128Mb Density | . 19 | | Status Register | . 20 | | Block Protection Settings | . 21 | | Flag Status Register | . 22 | | Internal Configuration Register | . 23 | | Nonvolatile Configuration Register | . 24 | | Volatile Configuration Register | . 25 | | Supported Clock Frequencies | . 26 | | Enhanced Volatile Configuration Register | . 28 | | Security Registers | . 29 | | Sector Protection Security Register | . 30 | | Nonvolatile and Volatile Sector Lock Bits Security | | | Volatile Lock Bit Security Register | | | Device ID Data | . 32 | | Serial Flash Discovery Parameter Data | | | Command Definitions | . 34 | | Software RESET Operations | . 38 | | RESET ENABLE and RESET MEMORY Commands | . 38 | | READ ID Operations | | | READ ID and MULTIPLE I/O READ ID Commands | | | READ SERIAL FLASH DISCOVERY PARAMETER Operation | . 41 | | READ SERIAL FLASH DISCOVERY PARAMETER Command | . 41 | | READ MEMORY Operations | . 42 | | READ MEMORY Operations Timings | | | WRITE ENABLE/DISABLE Operations | | | READ REGISTER Operations | . 50 | | WRITE REGISTER Operations | . 52 | | CLEAR FLAG STATUS REGISTER Operation | . 54 | | PROGRAM Operations | . 55 | | PROGRAM Operations Timings | . 56 | | ERASE Operations | | | SUSPEND/RESUME Operations | | | PROGRAM/ERASE SUSPEND Operations | . 61 | | PROGRAM/ERASE RESUME Operations | . 61 | | ONE-TIME PROGRAMMABLE Operations | | | READ OTP ARRAY Command | | | PROGRAM OTP ARRAY Command | . 63 | | DEEP POWER-DOWN Operations | | | ENTER DEEP POWER-DOWN Command | | | RELEASE FROM DEEP POWER-DOWN Command | . 65 | | DEEP POWER-DOWN Timings | 66 | | QUAD PROTOCOL Operations | 68 | |--------------------------------------------------------------------|----| | ENTER or RESET QUAD INPUT/OUTPUT MODE Command | 68 | | CYCLIC REDUNDANCY CHECK Operations | 69 | | State Table | | | XIP Mode | 72 | | Activate or Terminate XIP Using Volatile Configuration Register | 72 | | Activate or Terminate XIP Using Nonvolatile Configuration Register | | | Confirmation Bit Settings Required to Activate or Terminate XIP | | | Terminating XIP After a Controller and Memory Reset | 73 | | Power-Up and Power-Down | | | Power-Up and Power-Down Requirements | 74 | | Active, Standby, and Deep Power-Down Modes | | | Power Loss and Interface Rescue | | | Recovery | 77 | | Power Loss Recovery | 77 | | Interface Rescue | | | Absolute Ratings and Operating Conditions | 78 | | DC Characteristics and Operating Conditions | 80 | | AC Characteristics and Operating Conditions | | | AC Reset Specifications | | | Program/Erase Specifications | 89 | | Revision History | 90 | | Rev. H – 07/18 | 90 | | Rev. G – 06/18 | 90 | | Rev. F – 06/16 | 90 | | Rev. E – 06/16 | 90 | | Rev. D – 03/16 | 90 | | Rev. C – 12/15 | 90 | | Rev. B – 01/15 | 90 | | Rev A = 11/14 | 91 | # **List of Figures** | Figure 1: Part Number Ordering Information | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------|-----| | Figure 3: lock Diagram - Flash Die 2 11 | Figure 1: | Part Number Ordering Information | . 2 | | Figure 1: Logic Diagram – Separate Chip-Select and Clock Signals 12 | | | | | Figure 5: | Figure 3: | Block Diagram – Flash Die 2 | 11 | | Figure 6: 16-Ph, Plastic Small Outline – SO16 (Top View) (Single Chip-Select and Clock) 13 Figure 8: 24-Ball TBGA – 5 x 5 (Balls Down) (Single Chip-Select and Clock) 14 Figure 9: 24-Ball TBGA – 5 x 5 (Balls Down) (Single Chip-Select and Clock) 15 Figure 9: 24-Ball TBGA – 5 x 5 (Balls Down) (Double Chip-Select and Clock) 15 Figure 11: 24-Ball TBGA – 5 x 5 (Balls Down) (Double Chip-Select and Clock) 15 Figure 11: 24-Ball TBGA – 5 x 5 (Balls Down) (Double Chip-Select and Clock) 15 Figure 12: Internal Configuration Register 23 Figure 12: Internal Configuration Register 23 Figure 12: Internal Configuration Register 23 Figure 12: Internal Configuration Register 23 Figure 14: RESET ENABLE and RESET MEMORY Command 38 Figure 14: READ - O3h 44 Figure 16: READ Dand MULTIPLE I/O READ ID Commands 44 Figure 17: READ - O3h 43 Figure 18: DUAL OUTPUT FAST READ - 3Bh 44 Figure 19: DUAL INPUT/OUTPUT FAST READ - BBh 44 | Figure 4: | Logic Diagram – Separate Chip-Select and Clock Signals | 12 | | Figure 7: 16-Pin, Plastic Small Outline – SO16 (Top View) (Dual Chip-Select and Clock) 12 Figure 9: 24-Ball TBGA – 5 x 5 (Balls Down) (Single Chip-Select and Clock) 15 Figure 10: 16-Pin SOP2 – 300 Mils Body Width 17 Figure 11: 18-Pin SOP2 – 300 Mils Body Width 18 Figure 12: Internal Configuration Register 22 Figure 13: Sector and Password Protection 22 Figure 14: RESET ENABLE and RESET MEMORY Command 38 Figure 15: READ ID and MULTIPLE I/O READ ID Commands 46 Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 17: READ – 08h 43 Figure 18: EAST READ – 08h 43 Figure 19: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 20: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 21: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 23: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 24: DTR FAST READ – ODh 46 </td <td>Figure 5:</td> <td>Logic Diagram – Shared Chip-Select and Clock Signals</td> <td>12</td> | Figure 5: | Logic Diagram – Shared Chip-Select and Clock Signals | 12 | | Figure 7: 16-Pin, Plastic Small Outline – SO16 (Top View) (Dual Chip-Select and Clock) 12 Figure 9: 24-Ball TBGA – 5 x 5 (Balls Down) (Single Chip-Select and Clock) 15 Figure 10: 16-Pin SOP2 – 300 Mils Body Width 17 Figure 11: 18-Pin SOP2 – 300 Mils Body Width 18 Figure 12: Internal Configuration Register 22 Figure 13: Sector and Password Protection 22 Figure 14: RESET ENABLE and RESET MEMORY Command 38 Figure 15: READ ID and MULTIPLE I/O READ ID Commands 46 Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 17: READ – 08h 43 Figure 18: EAST READ – 08h 43 Figure 19: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 20: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 21: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 23: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 24: DTR FAST READ – ODh 46 </td <td>Figure 6:</td> <td>16-Pin, Plastic Small Outline – SO16 (Top View) (Single Chip-Select and Clock)</td> <td>13</td> | Figure 6: | 16-Pin, Plastic Small Outline – SO16 (Top View) (Single Chip-Select and Clock) | 13 | | Figure 9: 24-Ball TBGA – 5 x 5 (Balls Down) (Double Chip-Select and Clock) 15 | | | | | Figure 9: 24-Ball TBGA – 5 x 5 (Balls Down) (Double Chip-Select and Clock) 15 | | | | | Figure 11: 24-Ball T-PBGA (5 x 5 ball grid array) - 6mm x 8mm | | | | | Figure 12: Internal Configuration Register 22 Figure 13: Sector and Password Protection 28 Figure 15: RESET ENABLE and RESET MEMORY Command 38 Figure 16: READ ID and MULTIPLE I/O READ ID Commands 46 Figure 17: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 18: RAT READ – 0Bh 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 20: DUAL UNPUT/OUTPUT FAST READ – BBh 44 Figure 21: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: DTR DUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 23: DTR DUAL INPUT/OUTPUT FAST READ – BBh 45 Figure 24: DTR FAST READ – ODh 46 Figure 25: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD INPUT/FAST READ – BDh 48 Figure 28: | Figure 10: | 16-Pin SOP2 – 300 Mils Body Width | 17 | | Figure 13: Sector and Password Protection 25 Figure 14: RESET ENABLE and RESET MEMORY Command 38 Figure 16: READ ID and MULTIPLE I/O READ ID Commands 46 Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 19: POAL OUTPUT FAST READ – 3Bh 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 20: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 22: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: QUAD INPUT/OUTPUT WORD READ – EBh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – EPh 46 Figure 24: DTR DUAL OUTPUT FAST READ – BDh 47 Figure 25: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 26: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD INPUT/OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – BDh 47 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 30: WRITE ENABLE and WRITE DISABLE Timing 48 <tr< td=""><td>Figure 11:</td><td>24-Ball T-PBGA (5 x 5 ball grid array) – 6mm x 8mm</td><td>18</td></tr<> | Figure 11: | 24-Ball T-PBGA (5 x 5 ball grid array) – 6mm x 8mm | 18 | | Figure 13: Sector and Password Protection 25 Figure 14: RESET ENABLE and RESET MEMORY Command 38 Figure 16: READ ID and MULTIPLE I/O READ ID Commands 46 Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 19: POAL OUTPUT FAST READ – 3Bh 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 20: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 22: QUAD INPUT/OUTPUT FAST READ – BBh 45 Figure 22: QUAD INPUT/OUTPUT WORD READ – EBh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – EPh 46 Figure 24: DTR DUAL OUTPUT FAST READ – BDh 47 Figure 25: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 26: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD INPUT/OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – BDh 47 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 30: WRITE ENABLE and WRITE DISABLE Timing 48 <tr< td=""><td>Figure 12:</td><td>Internal Configuration Register</td><td>23</td></tr<> | Figure 12: | Internal Configuration Register | 23 | | Figure 15: READ ID and MULTIPLE I/O READ ID Commands 44 Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 17: READ – 03h 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 21: QUAD OUTPUT FAST READ – 8Bh 44 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 22: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 23: DTR FAST READ – 0Dh 46 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – BDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 30: READ REGISTER Timing 53 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command | Figure 13: | Sector and Password Protection | 29 | | Figure 15: READ ID and MULTIPLE I/O READ ID Commands 44 Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 17: READ – 03h 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 21: QUAD OUTPUT FAST READ – 8Bh 44 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 22: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 23: DTR FAST READ – 0Dh 46 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – BDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 30: READ REGISTER Timing 53 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command | Figure 14: | RESET ENABLE and RESET MEMORY Command | 39 | | Figure 16: READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah 41 Figure 17: READ – 03h 43 Figure 18: FAST READ – 08h 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 21: QUAD OUTPUT FAST READ – 8Bh 44 Figure 22: QUAD INPUT/OUTPUT FAST READ – 8Bh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – 00h 46 Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – 6Dh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 50 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 37: EXTENDED DUAL INPUT FAST PROGRAM Command 57 <td>Figure 15:</td> <td>READ ID and MULTIPLE I/O READ ID Commands</td> <td>40</td> | Figure 15: | READ ID and MULTIPLE I/O READ ID Commands | 40 | | Figure 17: READ – 03h 43 Figure 18: FAST READ – 08h 43 Figure 19: DUAL OUTPUT FAST READ – 38h 44 Figure 20: DUAL INPUT/OUTPUT FAST READ – 8Bh 44 Figure 22: QUAD OUTPUT FAST READ – 68h 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – 87h 46 Figure 24: DTR FAST READ – 00h 46 Figure 25: DTR DUAL OUTPUT FAST READ – 30h 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – 80h 47 Figure 27: DTR QUAD INPUT/OUTPUT FAST READ – 80h 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – 80h 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 50 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE ERGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 <td>Figure 16:</td> <td>READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah</td> <td>41</td> | Figure 16: | READ SERIAL FLASH DISCOVERY PARAMETER Command – 5Ah | 41 | | Figure 18: FAST READ – 0Bh 43 Figure 19: DUAL OUTPUT FAST READ – 3Bh 44 Figure 20: QUAD OUTPUT FAST READ – 6Bh 45 Figure 21: QUAD INPUT/OUTPUT FAST READ – 6Bh 45 Figure 22: QUAD INPUT/OUTPUT WORD READ – EBh 46 Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – 0Dh 46 Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 53 Figure 33: PAGE PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 56 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 57 Figure 40: PROGRAM/ERASE SUSPEND or RESUME T | | | | | Figure 20: DUAL INPUT/OUTPUT FAST READ – BBh 44 Figure 21: QUAD OUTPUT FAST READ – 6Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – EBh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – ODh 46 Figure 25: DTR DUAL OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD INPUT/OUTPUT FAST READ – BDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 50 Figure 30: READ REGISTER Timing 53 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 39: BULK ERASE Timing <td< td=""><td></td><td></td><td></td></td<> | | | | | Figure 21: QUAD OUTPUT FAST READ – 6Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – EBh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – 0Dh 46 Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 27: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 50 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 49: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Com | Figure 19: | DUAL OUTPUT FAST READ – 3Bh | 44 | | Figure 21: QUAD OUTPUT FAST READ – 6Bh 45 Figure 22: QUAD INPUT/OUTPUT FAST READ – EBh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – 0Dh 46 Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 27: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 50 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 49: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Com | Figure 20: | DUAL INPUT/OUTPUT FAST READ – BBh | 44 | | Figure 22: QUAD INPUT/OUTPUT FAST READ – EBh 45 Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – 0Dh 46 Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – EDh 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 33: PAGE PROGRAM Command 56 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 57 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 49: PROGRAM FEASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command | | | | | Figure 23: QUAD INPUT/OUTPUT WORD READ – E7h 46 Figure 24: DTR FAST READ – ODh 46 Figure 25: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 26: DTR QUAD OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD INPUT/OUTPUT FAST READ – BDh 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 60 Figure 41: READ OTP Com | Figure 22: | QUAD INPUT/OUTPUT FAST READ – EBh | 45 | | Figure 24: DTR FAST READ – 0Dh 46 Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – 6Dh 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 60 Figure 41: READ OTP Command 63 Figure 42: ENTER DEEP POWER-DOWN Timing | Figure 23: | OUAD INPUT/OUTPUT WORD READ – E7h | 46 | | Figure 25: DTR DUAL OUTPUT FAST READ – 3Dh 47 Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – 6Dh 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 57 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 63 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing <td>Figure 24:</td> <td>DTR FAST READ – 0Dh</td> <td>46</td> | Figure 24: | DTR FAST READ – 0Dh | 46 | | Figure 26: DTR DUAL INPUT/OUTPUT FAST READ – BDh 47 Figure 27: DTR QUAD OUTPUT FAST READ – 6Dh 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 60 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 63 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing <td>Figure 25:</td> <td>DTR DUAL OUTPUT FAST READ – 3Dh</td> <td>47</td> | Figure 25: | DTR DUAL OUTPUT FAST READ – 3Dh | 47 | | Figure 27: DTR QUAD OUTPUT FAST READ – 6Dh 48 Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE ENABLE and WRITE DISABLE Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 39: BULK ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 64 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing 67 Figure 47: AC Timing Input/Output Reference Levels | Figure 26: | DTR DUAL INPUT/OUTPUT FAST READ – BDh | 47 | | Figure 28: DTR QUAD INPUT/OUTPUT FAST READ – EDh 48 Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 39: BULK ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 63 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing 67 Figure 45: XIP Mode Directly After Power-On 72 </td <td></td> <td></td> <td></td> | | | | | Figure 29: WRITE ENABLE and WRITE DISABLE Timing 49 Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 39: BULK ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 63 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing 67 Figure 45: XIP Mode Directly After Power-On 72 Figure 46: Power-Up Timing 75 Figure 48: Reset AC Timing During PROGRAM or ERASE Cycle | Figure 28: | DTR OUAD INPUT/OUTPUT FAST READ – EDh | 48 | | Figure 30: READ REGISTER Timing 50 Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 57 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 39: BULK ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 64 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing 67 Figure 45: XIP Mode Directly After Power-On 72 Figure 46: Power-Up Timing 75 Figure 47: AC Timing Input/Output Reference Levels 79 Figure 48: Reset AC Timing During PROGRAM or ERASE Cycle <t< td=""><td>Figure 29:</td><td>WRITE ENABLE and WRITE DISABLE Timing</td><td>49</td></t<> | Figure 29: | WRITE ENABLE and WRITE DISABLE Timing | 49 | | Figure 31: WRITE REGISTER Timing 53 Figure 32: CLEAR FLAG STATUS REGISTER Timing 54 Figure 33: PAGE PROGRAM Command 56 Figure 34: DUAL INPUT FAST PROGRAM Command 56 Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command 57 Figure 36: QUAD INPUT FAST PROGRAM Command 58 Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command 58 Figure 38: SUBSECTOR and SECTOR ERASE Timing 60 Figure 39: BULK ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 64 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing 67 Figure 45: XIP Mode Directly After Power-On 72 Figure 46: Power-Up Timing 75 Figure 47: AC Timing Input/Output Reference Levels 79 Figure 48: Reset AC Timing During PROGRAM or ERASE Cycle 85 Figure 49: Reset Enable and Reset Memory Timi | | | | | Figure 32:CLEAR FLAG STATUS REGISTER Timing54Figure 33:PAGE PROGRAM Command56Figure 34:DUAL INPUT FAST PROGRAM Command57Figure 35:EXTENDED DUAL INPUT FAST PROGRAM Command57Figure 36:QUAD INPUT FAST PROGRAM Command58Figure 37:EXTENDED QUAD INPUT FAST PROGRAM Command58Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 39:BULK ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command63Figure 43:ENTER DEEP POWER-DOWN Timing64Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 33:PAGE PROGRAM Command56Figure 34:DUAL INPUT FAST PROGRAM Command56Figure 35:EXTENDED DUAL INPUT FAST PROGRAM Command57Figure 36:QUAD INPUT FAST PROGRAM Command58Figure 37:EXTENDED QUAD INPUT FAST PROGRAM Command58Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 39:BULK ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 34:DUAL INPUT FAST PROGRAM Command56Figure 35:EXTENDED DUAL INPUT FAST PROGRAM Command57Figure 36:QUAD INPUT FAST PROGRAM Command58Figure 37:EXTENDED QUAD INPUT FAST PROGRAM Command58Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 35:EXTENDED DUAL INPUT FAST PROGRAM Command57Figure 36:QUAD INPUT FAST PROGRAM Command57Figure 37:EXTENDED QUAD INPUT FAST PROGRAM Command58Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 39:BULK ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 36:QUAD INPUT FAST PROGRAM Command57Figure 37:EXTENDED QUAD INPUT FAST PROGRAM Command58Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 39:BULK ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | Figure 35: | EXTENDED DUAL INPUT FAST PROGRAM Command | 57 | | Figure 37:EXTENDED QUAD INPUT FAST PROGRAM Command58Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 39:BULK ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 38:SUBSECTOR and SECTOR ERASE Timing60Figure 39:BULK ERASE Timing60Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | Figure 37: | EXTENDED OUAD INPUT FAST PROGRAM Command | 58 | | Figure 39: BULK ERASE Timing 60 Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing 62 Figure 41: READ OTP Command 63 Figure 42: PROGRAM OTP Command 64 Figure 43: ENTER DEEP POWER-DOWN Timing 66 Figure 44: RELEASE FROM DEEP POWER-DOWN Timing 67 Figure 45: XIP Mode Directly After Power-On 72 Figure 46: Power-Up Timing 75 Figure 47: AC Timing Input/Output Reference Levels 79 Figure 48: Reset AC Timing During PROGRAM or ERASE Cycle 85 Figure 49: Reset Enable and Reset Memory Timing 85 | | | | | Figure 40:PROGRAM/ERASE SUSPEND or RESUME Timing62Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 41:READ OTP Command63Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | Figure 40: | PROGRAM/ERASE SUSPEND or RESUME Timing | 62 | | Figure 42:PROGRAM OTP Command64Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 43:ENTER DEEP POWER-DOWN Timing66Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | | | | | Figure 44:RELEASE FROM DEEP POWER-DOWN Timing67Figure 45:XIP Mode Directly After Power-On72Figure 46:Power-Up Timing75Figure 47:AC Timing Input/Output Reference Levels79Figure 48:Reset AC Timing During PROGRAM or ERASE Cycle85Figure 49:Reset Enable and Reset Memory Timing85 | 0 | | | | Figure 45: XIP Mode Directly After Power-On | | | | | Figure 46: Power-Up Timing | | | | | Figure 47: AC Timing Input/Output Reference Levels | | | | | Figure 48: Reset AC Timing During PROGRAM or ERASE Cycle | | | | | Figure 49: Reset Enable and Reset Memory Timing85 | | | | | | | | | | | | | | | Figure 51: | Serial Input Timing DTR | 86 | |------------|--------------------------------------------------------------------------------|----| | Figure 52: | Write Protect Setup and Hold During WRITE STATUS REGISTER Operation (SRWD = 1) | 87 | | Figure 53: | Hold Timing | 87 | | Figure 54: | Output Timing for STR | 87 | | Figure 55: | Output Timing for DTR | 88 | ## **List of Tables** | | Signal Descriptions | | |------------|-----------------------------------------------------|----| | | Memory Map | | | | Status Register | | | | Protected Area | | | | Flag Status Register | | | Table 6: I | Nonvolatile Configuration Register | 24 | | Table 7: \ | Volatile Configuration Register | 25 | | | Sequence of Bytes During Wrap | | | | Clock Frequencies – STR (in MHz) | | | | Clock Frequencies – DTR (in MHz) | | | | Enhanced Volatile Configuration Register | | | | Sector Protection Register | | | | Global Freeze Bit | | | | Nonvolatile and Volatile Lock Bits | | | Table 15: | Volatile Lock Bit Register | 31 | | | Device ID Data | | | Table 17: | Extended Device ID Data, First Byte | 32 | | | Extended Device ID, Second Byte | | | | Command Set | | | | RESET ENABLE and RESET MEMORY Operations | | | | READ ID and MULTIPLE I/O READ ID Operations | | | | READ MEMORY Operations | | | | WRITE ENABLE/DISABLE Operations | | | | READ REGISTER Operations | | | | WRITE REGISTER Operations | | | | CLEAR FLAG STATUS REGISTER Operation | | | | PROGRAM Operations | | | | ERASE Operations | | | | SUSPEND/RESUME Operations | | | | OTP Control Byte (Byte 64) | | | | DEEP POWER-DOWN Operations | | | | ENTER and RESET QUAD PROTOCOL Operations | | | | CRC Command Sequence on Entire Device | | | | CRC Command Sequence on a Range | | | | Operations Allowed/Disallowed During Device States | | | | XIP Confirmation Bit | | | | Effects of Running XIP in Different Protocols | 73 | | | Tower of Immigration Williams Williams | 75 | | | Absolute Ratings | | | | Operating Conditions | | | | Input/Output Capacitance | | | | AC Timing Input/Output Conditions | | | | DC Current Characteristics and Operating Conditions | | | | DC Voltage Characteristics and Operating Conditions | | | | AC Characteristics and Operating Conditions | | | | AC RESET Conditions | | | Table 47: | Program/Erase Specifications | 89 | #### 256Mb, Twin-Quad I/O Serial Flash Memory Important Notes and Warnings ### **Important Notes and Warnings** Micron Technology, Inc. ("Micron") reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions. This document supersedes and replaces all information supplied prior to the publication hereof. You may not rely on any information set forth in this document if you obtain the product described herein from any unauthorized distributor or other source not authorized by Micron. Automotive Applications. Products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets. Distributor and customer/distributor shall assume the sole risk and liability for and shall indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of non-automotive-grade products in automotive applications. Customer/distributor shall ensure that the terms and conditions of sale between customer/distributor and any customer of distributor/customer (1) state that Micron products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade products in automotive applications. Critical Applications. Products are not authorized for use in applications in which failure of the Micron component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Customer must protect against death, personal injury, and severe property and environmental damage by incorporating safety design measures into customer's applications to ensure that failure of the Micron component will not result in such harms. Should customer or distributor purchase, use, or sell any Micron component for any critical application, customer and distributor shall indemnify and hold harmless Micron and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such critical application, whether or not Micron or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Micron product. Customer Responsibility. Customers are responsible for the design, manufacture, and operation of their systems, applications, and products using Micron products. ALL SEMICONDUCTOR PRODUCTS HAVE INHERENT FAIL-URE RATES AND LIMITED USEFUL LIVES. IT IS THE CUSTOMER'S SOLE RESPONSIBILITY TO DETERMINE WHETHER THE MICRON PRODUCT IS SUITABLE AND FIT FOR THE CUSTOMER'S SYSTEM, APPLICATION, OR PRODUCT. Customers must ensure that adequate design, manufacturing, and operating safeguards are included in customer's applications and products to eliminate the risk that personal injury, death, or severe property or environmental damages will result from failure of any semiconductor component. Limited Warranty. In no event shall Micron be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort, warranty, breach of contract or other legal theory, unless explicitly stated in a written agreement executed by Micron's duly authorized representative. # 256Mb, Twin-Quad I/O Serial Flash Memory Device Description # **Device Description** The MT25T is a high-performance, multiple input/output, serial NOR Flash memory device. It features a high-speed SPI-compatible bus interface, execute-in-place (XIP) functionality, advanced write protection mechanisms, and extended address access. Innovative, high-performance, dual and quad input/output commands enable double or quadruple the transfer bandwidth for READ and PROGRAM operations. The device contains two quad I/O die, each able to operate independently for a total of eight I/Os. The memory map applies to each die. Each die has internal registers for status, configuration, and device protection that can be set and read independently from one other. Micron recommends that internal configuration settings for the two die be set identically. The device is offered in two ways: One way is each die with its own S# and CLK signals, as represented in the "Separate Chip Select and Clock Signals" figure, and enabling each die to function independently. The other is an S# signal and a CLK signal shared between the two die, as represented in the "Shared Chip Select and Clock Signals" figure, and enabling the two die to function as one with higher bandwidth operations. Contact the factory for more information. #### **Block Diagram** Figure 2: Block Diagram - Flash Die 1 Note: 1. Each page of memory can be individually programmed, but the device is not page-erasable. Figure 3: Block Diagram - Flash Die 2 Note: 1. Each page of memory can be individually programmed, but the device is not page-erasable. #### **Advanced Security Protection** The device offers an advanced security protection scheme where each sector can be independently locked, by either volatile or nonvolatile locking features. The nonvolatile locking configuration can also be locked, as well password-protected. See Block Protection Settings and Sector and Password Protection for more details. #### **Device Logic Diagram** Figure 4: Logic Diagram - Separate Chip-Select and Clock Signals Note: 1. The RESET# pin is available on dedicated part numbers. See the Part Numbering Ordering Information section for more details. Figure 5: Logic Diagram – Shared Chip-Select and Clock Signals Note: 1. The RESET# pin is available on dedicated part numbers. See the Part Numbering Ordering section for more details. ### **Signal Assignments** Figure 6: 16-Pin, Plastic Small Outline - SO16 (Top View) (Single Chip-Select and Clock) - Notes: 1. RESET# or HOLD# signals can share Pin 1 with DQ3, depending on the selected device (see Part Numbering Ordering Information). When using single and dual I/O commands on these parts, DQ3 must be driven HIGH by the host, or an external pull-up resistor must be placed on the PCB, in order to avoid allowing the HOLD# or RESET# input to - 2. Pin 3 = RESET# or DNU, depending on the part number. This signal has an internal pullup resistor and may be left unconnected if not used. Figure 7: 16-Pin, Plastic Small Outline - SO16 (Top View) (Dual Chip-Select and Clock) - Notes: 1. RESET# or HOLD# signals can share Pin 1 with DQ3, depending on the selected device (see Part Numbering Ordering Information). When using single and dual I/O commands on these parts, DQ3 must be driven HIGH by the host, or an external pull-up resistor must be placed on the PCB, in order to avoid allowing the HOLD# or RESET# input to - 2. Pin 3 = RESET# or DNU, depending on the part number. This signal has an internal pullup resistor and may be left unconnected if not used. Figure 8: 24-Ball TBGA - 5 x 5 (Balls Down) (Single Chip-Select and Clock) - Notes: 1. RESET# or HOLD# signals can share Ball D4 with DQ3, depending on the selected device (see Part Numbering Ordering Information). When using single and dual I/O commands on these parts, DQ3 must be driven HIGH by the host, or an external pull-up resistor must be placed on the PCB, in order to avoid allowing the HOLD# or RESET# input to float. - 2. Ball A4 = RESET# or DNU, depending on the part number. This signal has an internal pull-up resistor and may be left unconnected if not used. Figure 9: 24-Ball TBGA - 5 x 5 (Balls Down) (Double Chip-Select and Clock) - Notes: 1. RESET# or HOLD# signals can share Ball D4 with DQ3, depending on the selected device (see Part Numbering Ordering Information). When using single and dual I/O commands on these parts, DQ3 must be driven HIGH by the host, or an external pull-up resistor must be placed on the PCB, in order to avoid allowing the HOLD# or RESET# input to float. - 2. Ball A4 = RESET# or DNU, depending on the part number. This signal has an internal pull-up resistor and may be left unconnected if not used. # **Signal Descriptions** The signal description table below is a comprehensive list of signals for the MT25T family devices. All signals listed may not be supported on this device. See Signal Assignments for information specific to this device. **Table 1: Signal Descriptions** | Symbol | Туре | Description | |---------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Input | <b>Clock:</b> Provides the timing of the serial interface. Commands are latched on the rising edge of the clock. In STR commands or protocol, address and data inputs are latched on the rising edge of the clock, while data is output on the falling edge of the clock. In DTR commands or protocol, address and data inputs are latched on both edges of the clock, and data is output on both edges of the clock. In single clock C configuration, C_1 and C_2 are connected together internally at package level. | | C_1 | | Associated to die 1. | | C_2 | | Associated to die 2. | | S# | Input | <b>Chip select:</b> Because each die has its own DQ signals, each die can work independently. When S# is driven HIGH, the device enters standby mode, unless an internal PROGRAM, ERASE, or WRITE STATUS REGISTER cycle is in progress. All other input pins are ignored and the output pins are tri-stated. On parts where the pin configuration offers a dedicated RESET# pin, however, the RESET# input pin remains active when S# is HIGH. Driving S# LOW enables the device, placing it in the active mode. After power-up, a falling edge on S# is required prior to the start of any command. In single S# configuration, S_1# and S_2# are connected together internally at package level. | | S_1# | | Associated to die 1. | | S_2# | | Associated to die 2. | | DQ[3:0],<br>DQ[7:4] | I/O | <b>Serial data:</b> Bidirectional signals that transfer address, data, and command information. When using legacy (x1) SPI commands in extended I/O protocol (XIO-SPI), DQ0/DQ4 is an input and DQ1/DQ5 is an output. DQ[3:2]/DQ[7:6] are not used. When using dual commands in XIO SPI or when using DIO-SPI, DQ[1:0]/DQ[5:4] are I/O. DQ[3:2]/DQ[7:6] are not used. When using quad commands in XIO-SPI or when using QIO-SPI, DQ[3:0]/DQ[7:4] are I/O. | | RESET# | Input | <b>RESET:</b> Hardware RESET# signal shared by both die. When RESET# is driven LOW, the device is reset and the outputs are tri-stated. If RESET# is driven LOW while an internal WRITE, PRO-GRAM, or ERASE operation is in progress, data may be lost. The RESET# functionality can be disabled using bit 4 of the nonvolatile configuration register or bit 4 of the enhanced volatile configuration register. The RESET# has an internal pull-up resistor and may be left floating if not used. For pin configurations that share the DQ3/DQ7 pins with RESET#, the RESET# functionality is disabled in QIO-SPI mode. | | HOLD_1#,<br>HOLD_2# | Input | HOLD_1# (die 1), HOLD_2# (die 2): Pauses any serial communications with the related die without deselecting the device. Outputs are tri-stated and inputs are ignored. To enable HOLD, the related die must be selected by its associated S# being driven LOW. In QIO-SPI, HOLD# acts as an I/O (DQ3/DQ7 functionality), and the HOLD# functionality is disabled when the device is selected. Because each die has its own nonvolatile configuration register, the HOLD# functionality for each die can be disabled using bit 4 of its associated nonvolatile configuration register or bit 4 of its associated enhanced volatile configuration register. HOLD# functionality is disabled in QIO-SPI mode or when DTR operation is enabled. | **Table 1: Signal Descriptions (Continued)** | Symbol | Туре | Description | |-----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | W_1#, | Control | Write protect: W_1# (die 1) and W_2# (die 2) can be used as a protection control input or in | | W_2# | Input | QIO-SPI operations. When LOW, the blocks defined by the block protection bits BP[3:0] are protected against PROGRAM or ERASE operations. Status register bit 7 should be set to 1 to enable | | | | write protection. | | V <sub>CC</sub> | Supply | Core and IO power supply: All V <sub>CC</sub> pins must be connected to system power supply. | | V <sub>SS</sub> | Supply | Core and IO ground connection: All V <sub>SS</sub> pins must be connected to system ground. | | DNU | _ | <b>Do not use:</b> Do not connect to any other signal, or power supply; must be left floating. | | RFU | _ | <b>Reserved for future use:</b> Reserved by Micron for future device functionality and enhancement. Recommend that these be left floating. May be connected internally, but external connections will not affect operation. | | NC | _ | No connect : No internal connection; can be driven or floated. | # **Package Dimensions - Package Code: SF** Figure 10: 16-Pin SOP2 - 300 Mils Body Width Notes: 1. All dimensions are in millimeters. 2. See Part Number Ordering Information for complete package names and details. ### Package Dimensions - Package Code: 12 Figure 11: 24-Ball T-PBGA (5 x 5 ball grid array) - 6mm x 8mm Notes: 1. All dimensions are in millimeters. 2. See Part Number Ordering Information for complete package names and details. ## **Memory Map - 128Mb Density** **Table 2: Memory Map** | | | | Address Range | | | |--------|------------------|-----------------|---------------|------------|--| | Sector | Subsector (32KB) | Subsector (4KB) | Start | End | | | 255 | 511 | 4095 | 00FF F000h | 00FF FFFFh | | | | | i | i i | i i | | | | | 4088 | 00FF 8000h | 00FF 8FFFh | | | | 510 | 4087 | 00FF 7000h | 00FF 7FFFh | | | | | : | i i | : | | | | | 4080 | 00FF 0000h | 00FF 0FFFh | | | i i | : | : | i i | : | | | 127 | 255 | 2047 | 007F F000h | 007F FFFFh | | | | | : | i i | : | | | | | 2040 | 007F 8000h | 007F 8FFFh | | | | 254 | 2039 | 007F 7000h | 007F 7FFFh | | | | | : | i i | : | | | | | 2032 | 007F 0000h | 007F 0FFFh | | | i i | : | : | i i | : | | | 63 | 127 | 1023 | 003F F000h | 003F FFFFh | | | | | | i i | i i | | | | | 1016 | 003F 8000h | 003F 8FFFh | | | | 126 | 1015 | 003F 7000h | 003F 7FFFh | | | | | | i i | i i | | | | | 1008 | 003F 0000h | 003F 0FFFh | | | i i | : | : | i i | E | | | 0 | 1 | 15 | 0000 F000h | 0000 FFFFh | | | | | i i | i | i i | | | | | 8 | 0000 8000h | 0000 8FFFh | | | | 0 | 7 | 0000 7000h | 0000 7FFFh | | | | | i i | i | i i | | | | | 0 | 0000 0000h | 0000 0FFFh | | Note: 1. See Part Number Ordering Information, Sector Size – Part Numbers table for options. ### **Status Register** Status register bits can be read from or written to using READ STATUS REGISTER or WRITE STATUS REGISTER commands, respectively. When the status register enable/ disable bit (bit 7) is set to 1 and W# is driven LOW, the status register nonvolatile bits become read-only and the WRITE STATUS REGISTER operation will not execute. The only way to exit this hardware-protected mode is to drive W# HIGH. **Table 3: Status Register** | Bit | Name | Settings | Description | Notes | |--------|----------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 7 | Status register<br>write enable/disa-<br>ble | 0 = Enabled (Default)<br>1 = Disabled | <b>Nonvolatile control bit:</b> Used with W# to enable or disable writing to the status register. | | | 5 | Top/bottom | 0 = Top (Default)<br>1 = Bottom | <b>Nonvolatile control bit:</b> Determines whether the protected memory area defined by the block protect bits starts from the top or bottom of the memory array. | | | 6, 4:2 | BP[3:0] | See Protected Area tables | Nonvolatile control bit: Defines memory to be software protected against PROGRAM or ERASE operations. When one or more block protect bits is set to 1, a designated memory area is protected from PROGRAM and ERASE operations. | 1 | | 1 | Write enable latch | 0 = Clear (Default)<br>1 = Set | Volatile control bit: The device always powers up with this bit cleared to prevent inadvertent WRITE, PRO-GRAM, or ERASE operations. To enable these operations, the WRITE ENABLE operation must be executed first to set this bit. | | | 0 | Write in progress | 0 = Ready<br>1 = Busy | Status bit: Indicates if one of the following command cycles is in progress: WRITE STATUS REGISTER WRITE NONVOLATILE CONFIGURATION REGISTER PROGRAM ERASE | 2 | - Notes: 1. The DIE ERASE command is executed only if all bits = 0. - 2. Status register bit 0 is the inverse of flag status register bit 7. #### **Block Protection Settings** **Table 4: Protected Area** | Status Register Content | | | | | Protected Area | |-------------------------|-----|-----|-----|-----|----------------| | Top/Bottom | ВР3 | BP2 | BP1 | BP0 | 64KB Sectors | | 0 | 0 | 0 | 0 | 0 | None | | 0 | 0 | 0 | 0 | 1 | 255:255 | | 0 | 0 | 0 | 1 | 0 | 255:254 | | 0 | 0 | 0 | 1 | 1 | 255:252 | | 0 | 0 | 1 | 0 | 0 | 255:248 | | 0 | 0 | 1 | 0 | 1 | 255:240 | | 0 | 0 | 1 | 1 | 0 | 255:224 | | 0 | 0 | 1 | 1 | 1 | 255:192 | | 0 | 1 | 0 | 0 | 0 | 255:128 | | 0 | 1 | 0 | 0 | 1 | 255:0 | | 0 | 1 | 0 | 1 | 0 | 255:0 | | 0 | 1 | 0 | 1 | 1 | 255:0 | | 0 | 1 | 1 | 0 | 0 | 255:0 | | 0 | 1 | 1 | 0 | 1 | 255:0 | | 0 | 1 | 1 | 1 | 0 | 255:0 | | 0 | 1 | 1 | 1 | 1 | 255:0 | | 1 | 0 | 0 | 0 | 0 | None | | 1 | 0 | 0 | 0 | 1 | 0:0 | | 1 | 0 | 0 | 1 | 0 | 1:0 | | 1 | 0 | 0 | 1 | 1 | 3:0 | | 1 | 0 | 1 | 0 | 0 | 7:0 | | 1 | 0 | 1 | 0 | 1 | 15:0 | | 1 | 0 | 1 | 1 | 0 | 31:0 | | 1 | 0 | 1 | 1 | 1 | 63:0 | | 1 | 1 | 0 | 0 | 0 | 127:0 | | 1 | 1 | 0 | 0 | 1 | 255:0 | | 1 | 1 | 0 | 1 | 0 | 255:0 | | 1 | 1 | 0 | 1 | 1 | 255:0 | | 1 | 1 | 1 | 0 | 0 | 255:0 | | 1 | 1 | 1 | 0 | 1 | 255:0 | | 1 | 1 | 1 | 1 | 0 | 255:0 | | 1 | 1 | 1 | 1 | 1 | 255:0 | # Flag Status Register Flag status register bits are read by using READ FLAG STATUS REGISTER command. All bits are volatile and are reset to zero on power-up. Status bits are set and reset automatically by the internal controller. Error bits must be cleared through the CLEAR STATUS REGISTER command. **Table 5: Flag Status Register** | Bit | Name | Settings | Description | |-----|-----------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Program or erase controller | 0 = Busy<br>1 = Ready | <b>Status bit:</b> Indicates whether one of the following command cycles is in progress: WRITE STATUS REGISTER, WRITE NONVOLATILE CONFIGURATION REGISTER, PROGRAM, or ERASE. | | 6 | Erase suspend | 0 = Clear<br>1 = Suspend | <b>Status bit:</b> Indicates whether an ERASE operation has been or is going to be suspended. | | 5 | Erase | 0 = Clear<br>1 = Failure or protection error | <b>Error bit:</b> Indicates whether an ERASE operation has succeeded or failed. | | 4 | Program | 0 = Clear<br>1 = Failure or protection error | <b>Error bit:</b> Indicates whether a PROGRAM operation has succeeded or failed. It indicates, also, whether a CRC check has succeeded or failed. | | 3 | Reserved | 0 | Reserved | | 2 | Program sus-<br>pend | 0 = Clear<br>1 = Suspend | <b>Status bit:</b> Indicates whether a PROGRAM operation has been or is going to be suspended. | | 1 | Protection | 0 = Clear<br>1 = Failure or protection error | <b>Error bit:</b> Indicates whether an ERASE or PROGRAM operation has attempted to modify the protected array sector, or whether a PROGRAM operation has attempted to access the locked OTP space. | | 0 | Reserved | 0 | Reserved | #### **Internal Configuration Register** The memory configuration is set by an internal configuration register that is not directly accessible to users. The user can change the default configuration at power up by using the WRITE NON-VOLATILE CONFIGURATION REGISTER. Information from the nonvolatile configuration register overwrites the internal configuration register during power-on or after a reset. The user can change the configuration during operation by using the WRITE VOLATILE CONFIGURATION REGISTER or the WRITE ENHANCED VOLATILE CONFIGURATION REGISTER commands. Information from the volatile configuration registers overwrite the internal configuration register immediately after the WRITE command completes. **Figure 12: Internal Configuration Register** # **Nonvolatile Configuration Register** This register is read from and written to using the READ NONVOLATILE CONFIGURATION REGISTER and the WRITE NONVOLATILE CONFIGURATION REGISTER commands, respectively. A register download is executed during power-on or after reset, overwriting the internal configuration register settings that determine device behavior. **Table 6: Nonvolatile Configuration Register** | Bit | Name | Settings | Description | Notes | |-------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------| | 15:12 | Number of dum-<br>my clock cycles | 0000 = identical to 1111<br>0001 = 1<br>0010 = 2<br>1101 = 13<br>1110 = 14<br>1111 = Default | Sets the number of dummy clock cycles subsequent to all FAST READ commands (See the Command Set Table for default setting values). | 1 | | 11:9 | XIP mode at<br>power-on<br>reset | 000 = XIP: Fast read<br>001 = XIP: Dual output fast read<br>010 = XIP: Dual I/O fast read<br>011 = XIP: Quad output fast read<br>100 = XIP: Quad I/O fast read<br>101 = Reserved<br>110 = Reserved<br>111 = Disabled (Default) | Enables the device to operate in the selected XIP mode immediately after power-on reset. | | | 8:6 | Output driver strength | 000 = Reserved<br>001 = 90 Ohms<br>010 = Reserved<br>011 = 45 Ohms<br>100 = Reserved<br>101 = 20 Ohms<br>110 = Reserved<br>111 = 30 Ohms (Default) | Optimizes the impedance at V <sub>CC</sub> /2 output voltage. | | | 5 | Double transfer rate protocol | 0 = Enabled<br>1 = Disabled (Default) | Set DTR protocol as current one. Once enabled, all commands will work in DTR. | | | 4 | Reset/hold | 0 = Disabled<br>1 = Enabled (Default) | Enables or disables HOLD# or RESET# on DQ3. | | | 3 | Quad I/O<br>protocol | 0 = Enabled<br>1 = Disabled (Default) | Enables or disables quad I/O command input (4-4-4 mode). | 2 | | 2 | Dual I/O<br>protocol | 0 = Enabled<br>1 = Disabled (Default) | Enables or disables dual I/O command input (2-2-2 mode). | 2 | | 1 | Reserved | 1 | Reserved | | | 0 | Reserved | 1 | Reserved | | #### Notes - 1. The number of cycles must be set to accord with the clock frequency, which varies by the type of FAST READ command (See Supported Clock Frequencies table). Insufficient dummy clock cycles for the operating frequency causes the memory to read incorrect data. - 2. When bits 2 and 3 are both set to 0, the device operates in quad I/O protocol. # **Volatile Configuration Register** This register is read from and written to by the READ VOLATILE CONFIGURATION REGISTER and the WRITE VOLATILE CONFIGURATION REGISTER commands, respectively. A register download is executed after these commands, overwriting the internal configuration register settings that determine device memory behavior. **Table 7: Volatile Configuration Register** | Bit | Name | Settings | Description | Notes | |-----|------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------| | 7:4 | Number of<br>dummy clock<br>cycles | 0000 = Identical to 1111<br>0001 = 1<br>0010 = 2<br>:<br>1101 = 13<br>1110 = 14<br>1111 = Default | Sets the number of dummy clock cycles subsequent to all FAST READ commands. (See the Command Set Table for default setting values.) | 1 | | 3 | XIP | 0 = Enable<br>1 = Disable (Default) | Enables or disables XIP. | | | 2 | Reserved | 0 | 0b = Fixed value. | | | 1:0 | Wrap | 00 = 16-byte boundary<br>aligned | 16-byte wrap: Output data wraps within an aligned 16-byte boundary starting from the 3-byte address issued after the command code. | 2 | | | | 01 = 32-byte boundary<br>aligned | 32-byte wrap: Output data wraps within an aligned 32-byte boundary starting from the 3-byte address issued after the command code. | | | | | 10 = 64-byte boundary<br>aligned | 64-byte wrap: Output data wraps within an aligned 64-byte boundary starting from the 3-byte address issued after the command code. | | | | | 11 = Continuous (Default) | Continuously sequences addresses through the entire array. | | - Notes: 1. The number of cycles must be set according to and sufficient for the clock frequency, which varies by the type of FAST READ command, as shown in the Supported Clock Frequencies table. An insufficient number of dummy clock cycles for the operating frequency causes the memory to read incorrect data. - 2. See the Sequence of Bytes During Wrap table. **Table 8: Sequence of Bytes During Wrap** | Starting Address | 16-Byte Wrap | 32-Byte Wrap | 64-Byte Wrap | |------------------|------------------|------------------|----------------| | 0 | 0-1-215-0-1 | 0-1-231-0-1 | 0-1-263-0-1 | | 1 | 1-215-0-1-2 | 1-231-0-1-2 | 1-263-0-1-2 | | | | | | | 15 | 15-0-1-2-315-0-1 | 15-16-1731-0-1 | 15-16-1763-0-1 | | | | | | | 31 | _ | 31-0-1-2-331-0-1 | 31-32-3363-0-1 | | | | | | | 63 | _ | _ | 63-0-163-0-1 | #### **Supported Clock Frequencies** #### Table 9: Clock Frequencies - STR (in MHz) Note 1 applies to entire table | Number of<br>Dummy<br>Clock Cycles | FAST READ | DUAL OUTPUT<br>FAST READ | DUAL I/O FAST<br>READ | QUAD OUTPUT<br>FAST READ | QUAD I/O FAST<br>READ | |------------------------------------|-----------|--------------------------|-----------------------|--------------------------|-----------------------| | 1 | 94 | 79 | 60 | 44 | 39 | | 2 | 112 | 97 | 77 | 61 | 48 | | 3 | 129 | 106 | 86 | 78 | 58 | | 4 | 133 | 115 | 97 | 97 | 69 | | 5 | 133 | 125 | 106 | 106 | 78 | | 6 | 133 | 133 | 115 | 115 | 86 | | 7 | 133 | 133 | 125 | 125 | 97 | | 8 | 133 | 133 | 133 | 133 | 106 | | 9 | 133 | 133 | 133 | 133 | 115 | | 10 | 133 | 133 | 133 | 133 | 125 | | 11 : 14 | 133 | 133 | 133 | 133 | 133 | Note: 1. Values are guaranteed by characterization and not 100% tested in production. #### **Table 10: Clock Frequencies - DTR (in MHz)** Notes apply to entire table | Number of<br>Dummy<br>Clock Cycles | FAST READ | DUAL OUTPUT<br>FAST READ | DUAL I/O FAST<br>READ | QUAD OUTPUT<br>FAST READ | QUAD I/O FAST<br>READ | |------------------------------------|-----------|--------------------------|-----------------------|--------------------------|-----------------------| | 1 | 59 | 45 | 40 | 26 | 20 | | 2 | 73 | 59 | 49 | 40 | 30 | | 3 | 82 | 68 | 59 | 59 | 39 | | 4 | 90 | 76 | 65 | 65 | 49 | | 5 | 90 | 83 | 75 | 75 | 58 | | 6 | 90 | 90 | 83 | 83 | 68 | | 7 | 90 | 90 | 90 | 90 | 78 | | 8 | 90 | 90 | 90 | 90 | 85 | | 9 | 90 | 90 | 90 | 90 | 90 | | 10 :14 | 90 | 90 | 90 | 90 | 90 | - Notes: 1. Values are guaranteed by characterization and not 100% tested in production. - 2. A tuning data pattern (TDP) capability provides applications with data patterns for adjusting the data latching point at the host end when the clock frequency is set higher than 133 MHz in STR mode and higher than 66 MHz in double transfer rate (DTR) mode. For additional details, refer to TN-25-07: Tuning Data Pattern for MT25Q and MT25T Devices. # **Enhanced Volatile Configuration Register** This register is read from and written to using the READ ENHANCED VOLATILE CONFIGURATION REGISTER and the WRITE ENHANCED VOLATILE CONFIGURATION REGISTER commands, respectively. A register download is executed after these commands, overwriting the internal configuration register settings that determine device memory behavior. **Table 11: Enhanced Volatile Configuration Register** | Bit | Name | Settings | Description | Notes | |-----|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------| | 7 | Quad I/O protocol | 0 = Enabled<br>1 = Disabled (Default) | Enables or disables quad I/O command input (4-4-4 mode). | 1 | | 6 | Dual I/O protocol | 0 = Enabled<br>1 = Disabled (Default) | Enables or disables dual I/O command input (2-2-2 mode). | 1 | | 5 | Double transfer rate protocol | 0 = Enabled<br>1 = Disabled (Default,<br>single transfer rate) | Set DTR protocol as current one. Once enabled, all commands will work in DTR. | | | 4 | Reset/hold | 0 = Disabled<br>1 = Enabled (Default) | Enables or disables HOLD# or RESET# on DQ3. (Available only on specified part numbers.) | | | 3 | Reserved | 1 | | | | 2:0 | Output driver strength | 000 = Reserved<br>001 = 90 ohms<br>010 = Reserved<br>011 = 45 ohms<br>100 = Reserved<br>101 = 20 ohms<br>110 = Reserved<br>111 = 30 ohms (Default) | Optimizes the impedance at V <sub>CC</sub> /2 output voltage. | | Note: 1. When bits 6 and 7 are both set to 0, the device operates in quad I/O protocol. When either bit 6 or 7 is set to 0, the device operates in dual I/O or quad I/O respectively. When a bit is set, the device enters the selected protocol immediately after the WRITE ENHANCED VOLATILE CONFIGURATION REGISTER command. The device returns to the default protocol after the next power-on or reset. Also, the rescue sequence or another WRITE ENHANCED VOLATILE CONFIGURATION REGISTER command will return the device to the default protocol. ### **Security Registers** Security registers enable sector and password protection on multiple levels using non-volatile and volatile register and bit settings (shown below). The applicable register tables follow. **Figure 13: Sector and Password Protection** Notes: - 1. **Sector protection register.** This 16-bit nonvolatile register includes two active bits[2:1] to enable sector and password protection. - 2. Global freeze bit. This volatile bit protects the settings in all nonvolatile lock bits. - 3. **Nonvolatile lock bits.** Each nonvolatile bit corresponds to and provides nonvolatile protection for an individual memory sector, which remains locked (protection enabled) until its corresponding bit is cleared to 1. - 4. **Volatile lock bits.** Each volatile bit corresponds to and provides volatile protection for an individual memory sector, which is locked temporarily (protection is cleared when the device is reset or powered down). - 5. The first and last sectors will have volatile protections at the 4KB subsector level. Each 4KB subsector in these sectors can be individually locked by volatile lock bits setting; nonvolatile protections granularity remain at the sector level. #### **Sector Protection Security Register** **Table 12: Sector Protection Register** | Bits | Name | Settings | Description | Notes | |------|--------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:3 | Reserved | 1 = Default | _ | | | 2 | Password<br>protection<br>lock | 1 = Disabled (Default)<br>0 = Enabled | <b>Nonvolatile bit:</b> When set to 1, password protection is disabled. When set to 0, password protection is enabled permanently; the 64-bit password cannot be retrieved or reset. | 1, 2 | | 1 | Sector<br>protection<br>lock | 1 = Enabled, with password protection (Default) 0 = Enabled, without password protection | Nonvolatile bit: When set to 1, nonvolatile lock bits can be set to lock/unlock their corresponding memory sectors; bit 2 can be set to 0, enabling password protection permanently. When set to 0, nonvolatile lock bits can be set to lock/unlock their corresponding memory sectors; bit 2 must remain set to 1, disabling password protection permanently. | 1, 3, 4 | | 0 | Reserved | 1 = Default | - | | - Notes: 1. Bits 2 and 1 are user-configurable, one-time-programmable, and mutually exclusive in that only one of them can be set to 0. It is recommended that one of the bits be set to 0 when first programming the device. - 2. The 64-bit password must be programmed and verified before this bit is set to 0 because after it is set, password changes are not allowed, thus providing protection from malicious software. When this bit is set to 0, a 64-bit password is required to reset the global freeze bit from 0 to 1. In addition, if the password is incorrect or lost, the global freeze bit can no longer be set and nonvolatile lock bits cannot be changed. (See the Sector and Password Protection figure and the Global Freeze Bit Definition table). - 3. Whether this bit is set to 1 or 0, it enables programming or erasing nonvolatile lock bits (which provide memory sector protection). The password protection bit must be set beforehand because setting this bit will either enable password protection permanently (bit 2 = 0) or disable password protection permanently (bit 1 = 0). - 4. By default, all sectors are unlocked when the device is shipped from the factory. Sectors are locked, unlocked, read, or locked down as explained in the Nonvolatile and Volatile Lock Bits table and the Volatile Lock Bit Register Bit Definitions table. **Table 13: Global Freeze Bit** | Bits | Name | Settings | Description | |------|----------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved | 0 | Bit values are 0 | | 0 | Global<br>freeze bit | 1 = Disabled<br>(Default)<br>0 = Enabled | <b>Volatile bit:</b> When set to 1, all nonvolatile lock bits can be set to enable or disable locking their corresponding memory sectors. When set to 0, nonvolatile lock bits are protected from PROGRAM or ERASE commands. This bit should not be set to 0 until the nonvolatile lock bits are set. | Note: 1. The READ GLOBAL FREEZE BIT command enables reading this bit. When password protection is enabled, this bit is locked upon device power-up or reset. It cannot be changed without the password. After the password is entered, the UNLOCK PASSWORD command resets this bit to 1, enabling programing or erasing the nonvolatile lock bits. After the bits are changed, the WRITE GLOBAL FREEZE BIT command sets this bit to 0, protecting the nonvolatile lock bits from PROGRAM or ERASE operations. # **Nonvolatile and Volatile Sector Lock Bits Security** **Table 14: Nonvolatile and Volatile Lock Bits** | Bit<br>Details | Nonvolatile Lock Bit | Volatile Lock Bit | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Description | Each sector of memory has one corresponding non-volatile lock bit | Each sector of memory has one corresponding volatile lock bit; this bit is the sector write lock bit described in the Volatile Lock Bit Register table. | | Function | When set to 0, locks and protects its corresponding memory sector from PROGRAM or ERASE operations. Because this bit is nonvolatile, the sector remains locked, protection enabled, until the bit is cleared to 1. | When set to 1, locks and protects its corresponding memory sector from PROGRAM or ERASE operations. Because this bit is volatile, protection is temporary. The sector is unlocked, protection disabled, upon device reset or power-down. | | Settings | 1 = Lock disabled<br>0 = Lock enabled | 0 = Lock disabled<br>1 = Lock enabled | | Enabling<br>protection | The bit is set to 0 by the WRITE NONVOLATILE LOCK BITS command, enabling protection for designated locked sectors. Programming a sector lock bit requires the typical byte programming time. | The bit is set to 1 by the WRITE VOLATILE LOCK BITS command, enabling protection for designated locked sectors. | | Disabling protection | All bits are cleared to 1 by the ERASE NONVOLATILE LOCK BITS command, unlocking and disabling protection for all sectors simultaneously. Erasing all sector lock bits requires typical sector erase time. | All bits are set to 0 upon reset or power-down, unlocking and disabling protection for all sectors. | | Reading<br>the bit | Bits are read by the READ NONVOLATILE LOCK BITS command. | Bits are read by the READ VOLATILE LOCK BITS command. | ## **Volatile Lock Bit Security Register** One volatile lock bit register is associated with each sector of memory. It enables the sector to be locked, unlocked, or locked-down with the WRITE VOLATILE LOCK BITS command, which executes only when sector lock down (bit 1) is set to 0. Each register can be read with the READ VOLATILE LOCK BITS command. This register is compatible with and provides the same locking capability as the lock register in the Micron N25Q SPI NOR family. **Table 15: Volatile Lock Bit Register** | Bit | Name | Settings | Description | |-----|----------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved | 0 | Bit values are 0. | | 1 | Sector<br>lock down | 0 = Lock-down disabled (Default)<br>1 = Lock-down enabled | <b>Volatile bit:</b> Device always powers up with this bit set to 0 so that sector lock down and sector write lock bits can be set to 1. When this bit set to 1, neither of the two volatile lock bits can be written to until the next power cycle, hardware, or software reset. | | 0 | Sector<br>write lock | 0 = Write lock disabled (Default)<br>1 = Write lock enabled | <b>Volatile bit:</b> Device always powers up with this bit set to 0 so that PROGRAM and ERASE operations in this sector can be executed and sector content modified. When this bit is set to 1, PROGRAM and ERASE operations in this sector are not executed. | #### **Device ID Data** The device ID data shown in the tables here is read by the READ ID and MULTIPLE I/O READ ID operations. The tables below apply to each of the 2 dies the product is composed of. #### **Table 16: Device ID Data** | Byte# | Name | Content Value | Assigned By | |------------------|-----------------------------------------------------|------------------------------------|--------------| | Manufact | urer ID (1 Byte total) | | | | 1 | Manufacturer ID (1 Byte) | 20h | JEDEC | | <b>Device ID</b> | (2 Bytes total) | | | | 2 | Memory Type (1 Byte) | BAh = 3V | Manufacturer | | 3 | Memory Capacity (1 Byte) | 20h = 512Mb | | | | | 19h = 256Mb | | | | | 18h = 128Mb | | | Unique ID | (17 Bytes total) | | | | 4 | Indicates the number of remaining ID bytes (1 Byte) | 10h | Factory | | 5 | Extended device ID (1 Byte) | See Extended Device ID First Byte | | | 6 | Device configuration information (1 Bytes) | See Extended Device ID Second Byte | | | 7:20 | Customized factory data (14 Bytes) | Unique ID code (UID) | | #### **Table 17: Extended Device ID Data, First Byte** | Bit 7 | Bit 6 | Bit 5 <sup>1</sup> | Bit 4 | Bit 3 | Bit 2 <sup>2</sup> | Bit 1 | Bit 0 | |----------|--------------------------------------|---------------------------------------------------------|----------|----------------------------------------|----------------------------------------------------------------|-----------------------|--------| | Reserved | Device Generation 1 = 2nd generation | 1 = Alternate BP<br>scheme<br>0 = Standard BP<br>scheme | Reserved | HOLD#/RESET#:<br>0 = HOLD<br>1 = RESET | Additional HW<br>RESET#:<br>1 = Available<br>0 = Not available | Secto<br>00 = U<br>64 | niform | Notes: 1. For alternate BP scheme information, contact the factory. 2. Available for specific part numbers. See Part Number Ordering Information for details. #### **Table 18: Extended Device ID, Second Byte** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|--------------|--------------|--------------|--------------|--------------|-------------------------------|---------| | Reserved = 0 | Reserved = 0 | Reserved = 0 | Reserved = 0 | Reserved = 0 | Reserved = 0 | CS#/CLK<br>01 = 1C<br>10 = 2C | S#/1CLK | #### 256Mb, Twin-Quad I/O Serial Flash Memory Serial Flash Discovery Parameter Data #### **Serial Flash Discovery Parameter Data** The serial Flash discovery parameter (SFDP) provides a standard, consistent method to describe serial Flash device functions and features using internal parameter tables. The parameter tables can be interrogated by host system software, enabling adjustments to accommodate divergent features from multiple vendors. The SFDP standard defines a common parameter table that describes important device characteristics and serial access methods used to read the parameter table data. Micron's SFDP table information aligns with JEDEC-standard JESD216 for serial Flash discoverable parameters. The latest JEDEC standard includes revision 1.6. Beginning week 42 (2014), Micron's MT25Q production parts will include SFDP data that aligns with revision 1.6. Refer to JEDEC-standard JESD216B for a complete overview of the SFDP table definition. Data in the SFDP tables is read by the READ SERIAL FLASH DISCOVERY PARAMETER operation. See Micron TN-25-06: Serial Flash Discovery Parameters for MT25Q Family for serial Flash discovery parameter data. ### **Command Definitions** #### **Table 19: Command Set** Notes 1 and 2 apply to the entire table | ,,,, | | Command-Address-Data | | | | Dummy Clock Cycles | | | | | |---------------------------------------|--------|----------------------|-------------|-------------|------------------|--------------------|-------------|-------------|---------------|-------| | Command | Code | Extended<br>SPI | Dual<br>SPI | Quad<br>SPI | Address<br>Bytes | Extended<br>SPI | Dual<br>SPI | Quad<br>SPI | Data<br>Bytes | Notes | | Software RESET Operations | Code | SFI | 3FI | 371 | bytes | 3FI | 3FI | 3FI | bytes | Motes | | RESET ENABLE | 66h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | RESET MEMORY | 99h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | _ | | READ ID Operations | 9911 | 1-0-0 | 2-0-0 | 4-0-0 | | | <u> </u> | | | | | READ ID OPERATIONS | 9E/9Fh | 1-0-1 | | | 0 | 0 | | | 1 to 20 | | | | | | 2.0.2 | 404 | | | | | | + | | MULTIPLE I/O READ ID | AFh | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 to 20 | | | READ SERIAL FLASH DISCOVERY PARAMETER | 5Ah | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 8 | 8 | 8 | 1 to ∞ | | | READ MEMORY Operations | | | | | <u>'</u> | ' | | | | | | READ | 03h | 1-1-1 | | | 3 | 0 | 0 | 0 | 1 to ∞ | | | FAST READ | 0Bh | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 8 | 8 | 10 | 1 to ∞ | 3 | | DUAL OUTPUT FAST READ | 3Bh | 1-1-2 | 2-2-2 | | 3 | 8 | 8 | | 1 to ∞ | 3 | | DUAL INPUT/OUTPUT FAST READ | BBh | 1-2-2 | 2-2-2 | | 3 | 8 | 8 | | 1 to ∞ | 3 | | QUAD OUTPUT FAST READ | 6Bh | 1-1-4 | | 4-4-4 | 3 | 8 | | 10 | 1 to ∞ | 3 | | QUAD INPUT/OUTPUT FAST READ | EBh | 1-4-4 | | 4-4-4 | 3 | 10 | | 10 | 1 to ∞ | 3 | | DTR FAST READ | 0Dh | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 6 | 6 | 8 | 1 to ∞ | 3 | | DTR DUAL OUTPUT FAST READ | 3Dh | 1-1-2 | 2-2-2 | | 3 | 6 | 6 | | 1 to ∞ | 3 | | DTR DUAL INPUT/OUTPUT FAST<br>READ | BDh | 1-2-2 | 2-2-2 | | 3 | 6 | 6 | | 1 to ∞ | 3 | | DTR QUAD OUTPUT FAST READ | 6Dh | 1-1-4 | | 4-4-4 | 3 | 6 | | 8 | 1 to ∞ | 3 | | DTR QUAD INPUT/OUTPUT FAST<br>READ | EDh | 1-4-4 | | 4-4-4 | 3 | 8 | | 8 | 1 to ∞ | 3 | | QUAD INPUT/OUTPUT WORD<br>READ | E7h | 1-4-4 | | 4-4-4 | 3 | 4 | | 4 | 1 to ∞ | | | WRITE Operations | | 1 | | | | | | - | 1 | | | WRITE ENABLE | 06h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | WRITE DISABLE | 04h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | READ REGISTER Operations | | , , | | • | • | , ' | | | • | | | READ STATUS REGISTER | 05h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 to ∞ | | #### **Table 19: Command Set (Continued)** Notes 1 and 2 apply to the entire table | | | Command-Address-Data | | | | Dummy Clock Cycles | | | | | |------------------------------------------------|----------|----------------------|-------------|-------------|------------------|--------------------|-------------|-------------|---------------|-------| | Command | Code | Extended<br>SPI | Dual<br>SPI | Quad<br>SPI | Address<br>Bytes | Extended SPI | Dual<br>SPI | Quad<br>SPI | Data<br>Bytes | Notes | | READ FLAG STATUS REGISTER | 70h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 to ∞ | | | READ NONVOLATILE CONFIGU-<br>RATION REGISTER | B5h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 2 to ∞ | | | READ VOLATILE CONFIGURATION REGISTER | 85h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 to ∞ | | | READ ENHANCED VOLATILE CONFIGURATION REGISTER | 65h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 to ∞ | | | READ GENERAL PURPOSE READ<br>REGISTER | 96h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 8 | 8 | 8 | 1 to ∞ | 4, 5 | | WRITE REGISTER Operations | | | | • | • | 1 | | | <b>\</b> | _ | | WRITE STATUS REGISTER | 01h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 | 6 | | WRITE NONVOLATILE CONFIGU-<br>RATION REGISTER | B1h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 2 | 6 | | WRITE VOLATILE CONFIGURA-<br>TION REGISTER | 81h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 | 6 | | WRITE ENHANCED VOLATILE CONFIGURATION REGISTER | 61h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 | 6 | | CLEAR FLAG STATUS REGISTER C | peration | <u>'</u> | | ' | <b>'</b> | 1 | | ' | <b>'</b> | ' | | CLEAR FLAG STATUS REGISTER | 50h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | PROGRAM Operations | | | | ! | | 1 | | 1 | · · | 1 | | PAGE PROGRAM | 02h | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 0 | 0 | 0 | 1 to 256 | 6 | | DUAL INPUT FAST PROGRAM | A2h | 1-1-2 | 2-2-2 | | 3 | 0 | 0 | | 1 to 256 | 6 | | EXTENDED DUAL INPUT FAST PROGRAM | D2h | 1-2-2 | 2-2-2 | | 3 | 0 | 0 | | 1 to 256 | 6 | | QUAD INPUT FAST PROGRAM | 32h | 1-1-4 | | 4-4-4 | 3 | 0 | | 0 | 1 to 256 | 6 | | EXTENDED QUAD INPUT FAST PROGRAM | 38h | 1-4-4 | | 4-4-4 | 3 | 0 | | 0 | 1 to 256 | 6 | | ERASE Operations | | . " | | • | • | . " | | • | • | • | | 32KB SUBSECTOR ERASE | 52h | 1-1-0 | 2-2-0 | 4-4-0 | 3 | 0 | 0 | 0 | 0 | 6 | | 4KB SUBSECTOR ERASE | 20h | 1-1-0 | 2-2-0 | 4-4-0 | 3 | 0 | 0 | 0 | 0 | 6 | | SECTOR ERASE | D8h | 1-1-0 | 2-2-0 | 4-4-0 | 3 | 0 | 0 | 0 | 0 | 6 | 256Mb, Twin-Quad I/O Serial Flash Memory Command Definitions #### **Table 19: Command Set (Continued)** Notes 1 and 2 apply to the entire table | постана в пред станования | | Command-Address-Data | | | | Dummy Clock Cycles | | | | | |-----------------------------------|-------------|----------------------|-------------|-------------|------------------|--------------------|-------------|-------------|---------------|-------| | Command | Code | Extended<br>SPI | Dual<br>SPI | Quad<br>SPI | Address<br>Bytes | Extended SPI | Dual<br>SPI | Quad<br>SPI | Data<br>Bytes | Notes | | 128Mb BULK ERASE | C7h/60h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | 6 | | SUSPEND/RESUME Operations | ' | ' | | · | ' | ' | | ' | <b>'</b> | | | PROGRAM/ERASE SUSPEND | 75h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | PROGRAM/ERASE RESUME | 7Ah | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | ONE-TIME PROGRAMMABLE (O | (P) Operati | ions | | <u>'</u> | ' | | | • | ' | | | READ OTP ARRAY | 4Bh | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 8 | 8 | 10 | 1 to 64 | 3 | | PROGRAM OTP ARRAY | 42h | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 0 | 0 | 0 | 1 to 64 | 6 | | QUAD PROTOCOL Operations | <u>'</u> | | | <u>'</u> | ' | | | • | ' | | | ENTER QUAD INPUT/OUTPUT MODE | 35h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | RESET QUAD INPUT/OUTPUT MODE | F5h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | <b>Deep Power-Down Operations</b> | <u>'</u> | | | <u>'</u> | ' | | | • | ' | | | ENTER DEEP POWER DOWN | B9h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | RELEASE FROM DEEP POWER-<br>DOWN | ABh | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | <b>ADVANCED SECTOR PROTECTIO</b> | N Operation | ns | | | ' | | | ' | ' | | | READ SECTOR PROTECTION | 2Dh | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 1 to ∞ | | | PROGRAM SECTOR PROTECTION | 2Ch | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 2 | 6 | | READ VOLATILE LOCK BITS | E8h | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 0 | 0 | 0 | 1 to ∞ | 7 | | WRITE VOLATILE LOCK BITS | E5h | 1-1-1 | 2-2-2 | 4-4-4 | 3 | 0 | 0 | 0 | 1 | 6, 8 | | READ NONVOLATILE LOCK BITS | E2h | 1-1-1 | 2-2-2 | 4-4-4 | 4 | 0 | 0 | 0 | 1 to ∞ | | | WRITE NONVOLATILE LOCK BITS | E3h | 1-1-0 | 2-2-0 | 4-4-0 | 4 | 0 | 0 | 0 | 0 | 6 | | ERASE NONVOLATILE LOCK BITS | E4h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | 6 | | READ GLOBAL FREEZE BIT | A7h | 1-0-1 | | | 0 | 0 | 0 | 0 | 1 to ∞ | | | WRITE GLOBAL FREEZE BIT | A6h | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | 6 | | READ PASSWORD | 27h | 1-0-1 | | | 0 | 0 | 0 | 0 | 1 to ∞ | | | WRITE PASSWORD | 28h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 8 | 6 | | UNLOCK PASSWORD | 29h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 8 | | | ADVANCED FUNCTION INTERFA | CE Operati | ons | | | | | | | | | 256Mb, Twin-Quad I/O Serial Flash Memory Command Definitions ### **Table 19: Command Set (Continued)** Notes 1 and 2 apply to the entire table | | | Command-Address-Data | | Dummy Clock Cycles | | ycles | | | | | |-------------------------|---------|----------------------|-------|--------------------|---------|----------|------|------|----------|-------| | | | Extended | Dual | Quad | Address | Extended | Dual | Quad | Data | | | Command | Code | SPI | SPI | SPI | Bytes | SPI | SPI | SPI | Bytes | Notes | | INTERFACE ACTIVATION | 9Bh | 1-0-0 | 2-0-0 | 4-0-0 | 0 | 0 | 0 | 0 | 0 | | | CYCLIC REDUNDANCY CHECK | 9Bh/27h | 1-0-1 | 2-0-2 | 4-0-4 | 0 | 0 | 0 | 0 | 10 or 18 | | # 256Mb, Twin-Quad I/O Serial Flash Memory Software RESET Operations #### Notes: - Micron extended SPI protocol is the standard SPI protocol with additional commands that extend functionality and enable address or data transmission on multiple DQn lines. - 2. The command code is always transmitted on DQn = 1, 2, or 4 lines according to the standard, dual, or quad protocol, respectively. However, a command may be able to transmit address and data on multiple DQn lines regardless of protocol. The protocol columns show the number of DQn lines a command uses to transmit command, address, and data information as shown in these examples: command-address-data = 1-1-1, or 1-2-2, or 2-4-4, and so on. - 3. The number of dummy clock cycles required when shipped from Micron factories. The user can modify the dummy clock cycle number via the nonvolatile configuration register and the volatile configuration register. - 4. The number of dummy cycles for the READ GENERAL PURPOSE READ REGISTER command is fixed (8 dummy cycles) and is not affected by dummy cycle settings in the non-volatile configuration register and volatile configuration register. - 5. The general purpose read register is 64 bytes. After the first 64 bytes, the device outputs 00h and does not wrap. - 6. The WRITE ENABLE command must be issued first before this operation can be executed. - 7. Formerly referred to as the READ LOCK REGISTER operation. - 8. Formerly referred to as the WRITE LOCK REGISTER operation. ## **Software RESET Operations** #### **RESET ENABLE and RESET MEMORY Commands** To initiate these commands, S# is driven LOW and the command code is input on DQ0/DQ4. A minimum deselection time of tSHSL2 must come between RESET ENABLE and RESET MEMORY or reset is not guaranteed. Then, S# must be driven HIGH for the device to enter power-on reset. A time of tSHSL3 is required before the device can be reselected by driving S# LOW. **Table 20: RESET ENABLE and RESET MEMORY Operations** | Operation Name | Description/Conditions | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET ENABLE (66h) | To reset the device, the RESET ENABLE command must be followed by the RESET MEMORY | | RESET MEMORY (99h) | command. When the two commands are executed, the device enters a power-on reset condition. It is recommended to exit XIP mode before executing these two commands. All volatile lock bits, the volatile configuration register, and the enhanced volatile configuration register are reset to the power-on reset default condition according to nonvolatile configuration register settings. | | | If a reset is initiated while a WRITE, PROGRAM, or ERASE operation is in progress or suspended, the operation is aborted and data may be corrupted. Reset is effective after the flag status register bit 7 outputs 1 with at least one byte output. A RESET ENABLE command is not accepted during WRITE STATUS REGISTER and WRITE NONVOLATILE CONFIGURATION REGISTER operations. | ### Figure 14: RESET ENABLE and RESET MEMORY Command Note: 1. The number of lines and rate for transmission varies with extended, dual, or quad SPI. ## **READ ID Operations** #### **READ ID and MULTIPLE I/O READ ID Commands** To initiate these commands, S# is driven LOW and the command code is input on DQ*n*. When S# is driven HIGH, the device goes to standby. The operation is terminated by driving S# HIGH at any time during data output. Table 21: READ ID and MULTIPLE I/O READ ID Operations | <b>Operation Name</b> | Description/Conditions | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | 1 | Outputs information shown in the Device ID Data tables. If an ERASE or PROGRAM cycle is | | | WOZIN ZZ WO KZ KO 12 ( K 1.1.) | in progress when the command is initiated, the command is not decoded and the command cycle in progress is not affected. | | Figure 15: READ ID and MULTIPLE I/O READ ID Commands ## **READ SERIAL FLASH DISCOVERY PARAMETER Operation** #### READ SERIAL FLASH DISCOVERY PARAMETER Command To execute READ SERIAL FLASH DISCOVERY PARAMETER command, S# is driven LOW. The command code is input on DQ0/DQ4, followed by three address bytes and eight dummy clock cycles. The device outputs the information starting from the specified address. When the 2048-byte boundary is reached, the data output wraps to address 0 of the Serial Flash Discovery Parameter Data table. The operation is terminated by driving S# HIGH at any time during data output. **Note:** The operation always executes in continuous mode so the read burst wrap setting in the volatile configuration register does not apply. Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/4$ . # 256Mb, Twin-Quad I/O Serial Flash Memory READ MEMORY Operations ## **READ MEMORY Operations** To initiate a command, S# is driven LOW and the command code is input on DQn, followed by input of the address bytes on DQn. The operation is terminated by driving S# HIGH at any time during data output. **Table 22: READ MEMORY Operations** | Operation Name | Description/Conditions | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | READ (03h) | The device supports 3-byte addressing (default), with A[23:0] input during | | FAST READ (0Bh) | address cycle. After any READ command is executed, the device will out- | | DUAL OUTPUT FAST READ (3Bh) | put data from the selected address. After the boundary is reached, the device will start reading again from the beginning. | | DUAL INPUT/OUTPUT FAST READ (BBh) | Each address bit is latched in during the rising edge of the clock. The ad- | | QUAD OUTPUT FAST READ (6Bh) | dressed byte can be at any location, and the address automatically incre- | | QUAD INPUT/OUTPUT FAST READ (EBh) | ments to the next address after each byte of data is shifted out; there- | | DTR FAST READ (0Dh) | fore, a die can be read with a single command. FAST READ can operate at a higher frequency ( <sup>f</sup> C). | | DTR DUAL OUTPUT FAST READ (3Dh) | DTR commands function in DTR protocol regardless of settings in the | | DTR DUAL INPUT/OUTPUT FAST READ (BDh) | nonvolatile configuration register or enhanced volatile configuration reg- | | DTR QUAD OUTPUT FAST READ (6Dh) | ister; other commands function in DTR protocol only after DTR protocol is | | DTR QUAD INPUT/OUTPUT FAST READ (EDh) | enabled by the register settings. E7h is similar to the QUAD I/O FAST READ command except that the low- | | QUAD INPUT/OUTPUT WORD READ (E7h) | est address bit (A0) must equal 0 and only four dummy clocks are required prior to the data output. This command is supported in extended-SPI and quad-SPI protocols, but not in the DTR protocol; it is ignored it in dual-SPI protocol. | ## **READ MEMORY Operations Timings** #### Figure 17: READ - 03h Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/4$ . 2. S# not shown. ### Figure 18: FAST READ - 0Bh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/4$ . ### Figure 19: DUAL OUTPUT FAST READ - 3Bh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/2$ . 2. S# not shown. ## Figure 20: DUAL INPUT/OUTPUT FAST READ - BBh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/2$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/2$ Figure 21: QUAD OUTPUT FAST READ - 6Bh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/4$ . 2. S# not shown. Figure 22: QUAD INPUT/OUTPUT FAST READ - EBh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/4$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/4$ . Figure 23: QUAD INPUT/OUTPUT WORD READ - E7h Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/4$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/4$ . 2. S# not shown. #### Figure 24: DTR FAST READ - 0Dh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/2$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/4$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/8$ . Figure 25: DTR DUAL OUTPUT FAST READ - 3Dh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/2$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/4$ . 2. S# not shown. Figure 26: DTR DUAL INPUT/OUTPUT FAST READ - BDh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/4$ ; For dual protocol, $C_x = 3 + (A[MAX] + 1)/8$ . Figure 27: DTR QUAD OUTPUT FAST READ - 6Dh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/2$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/8$ . 2. S# not shown. Figure 28: DTR QUAD INPUT/OUTPUT FAST READ - EDh Notes: 1. For extended protocol, $C_x = 7 + (A[MAX] + 1)/8$ ; For quad protocol, $C_x = 1 + (A[MAX] + 1)/8$ . ## **WRITE ENABLE/DISABLE Operations** To initiate a command, S# is driven LOW and held LOW until the eighth bit of the command code has been latched in, after which it must be driven HIGH. For extended, dual, and quad SPI protocols respectively, the command code is input on DQ0/DQ4, DQ[1:0]/DQ[5:4], and DQ[3:0]/DQ[7:4]. If S# is not driven HIGH after the command code has been latched in, the command is not executed, flag status register error bits are not set, and the write enable latch remains cleared to its default setting of 0, providing protection against errant data modification. **Table 23: WRITE ENABLE/DISABLE Operations** | <b>Operation Name</b> | Description/Conditions | | | |-----------------------|----------------------------------------------------------------------------------------------------|--|--| | WRITE ENABLE (06h) | Sets the write enable latch bit before each PROGRAM, ERASE, and WRITE command. | | | | WRITE DISABLE (04h) | Clears the write enable latch bit. In case of a protection error, WRITE DISABLE will not clear the | | | | | bit. Instead, a CLEAR FLAG STATUS REGISTER command must be issued to clear both flags. | | | Figure 29: WRITE ENABLE and WRITE DISABLE Timing Note: 1. WRITE ENABLE command sequence and code, shown here, is 06h (0000 0110 binary); WRITE DISABLE is identical, but its command code is 04h (0000 0100 binary). ## **READ REGISTER Operations** To initiate a command, S# is driven LOW. For extended SPI protocol, input is on DQ0/DQ4, output on DQ1/DQ5. For dual SPI protocol, input/output is on DQ[1:0]/DQ[5:4] and for quad SPI protocol, input/output is on DQ[3:0]/DQ[7:4]. The operation is terminated by driving S# HIGH at any time during data output. **Table 24: READ REGISTER Operations** | Operation Name | Description/Conditions | Note | |----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | READ STATUS REGISTER (05h) | Can be read continuously and at any time, including during | | | READ FLAG STATUS REGISTER (70h) | a PROGRAM, ERASE, or WRITE operation. If one of these operations is in progress, checking the write in progress bit or P/E controller bit is recommended before executing the command. | | | READ NONVOLATILE CONFIGURATION REGISTER (B5h) | Can be read continuously. After all 16 bits of the register have been read, a 0 is output. All reserved fields output a value of 1. | 1 | | READ VOLATILE CONFIGURATION REGISTER (85h) | When the register is read continuously, the same byte is output repeatedly. | | | READ ENHANCED VOLATILE CONFIGURA-<br>TION REGISTER (65h) | | | Note: 1. The operation will have output data starting from the least significant byte. #### **Figure 30: READ REGISTER Timing** Notes: 1. Supports all READ REGISTER commands except DYNAMIC PROTECTION BITS READ. # 256Mb, Twin-Quad I/O Serial Flash Memory READ REGISTER Operations - 2. A READ NONVOLATILE CONFIGURATION REGISTER operation will output data starting from the least significant byte. - 3. S# not shown. ## **WRITE REGISTER Operations** Before a WRITE REGISTER command is initiated, the WRITE ENABLE command must be executed to set the write enable latch bit to 1. To initiate a command, S# is driven LOW and held LOW until the eighth bit of the last data byte has been latched in, after which it must be driven HIGH; for the WRITE NONVOLATILE CONFIGURATION REGISTER command, S# is held LOW until the 16th bit of the last data byte has been latched in. For the extended, dual, and quad SPI protocols respectively, input is on DQ0/DQ4, DQ[1:0]/DQ[5:4], and DQ[3:0]/DQ[7:4], followed by the data bytes. If S# is not driven HIGH, the command is not executed, flag status register error bits are not set, and the write enable latch remains set to 1. The operation is self-timed and its duration is <sup>t</sup>W for WRITE STATUS REGISTER and <sup>t</sup>NVCR for WRITE NONVOLATILE CONFIGURATION REGISTER. **Table 25: WRITE REGISTER Operations** | Operation Name | Description/Conditions | Note | |------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | WRITE STATUS REGISTER (01h) | The WRITE STATUS REGISTER command writes new values to status register bits 7:2, enabling software data protection. The status register can also be combined with the W# signal to provide hardware data protection. This command has no effect on status register bits 1:0. | 1 | | WRITE NONVOLATILE CONFIGURATION REGISTER (B1h) | For the WRITE STATUS REGISTER and WRITE NONVOLATILE CONFIGURATION REGISTER commands, when the operation is in progress, the write in progress bit is set to 1. The write enable latch bit is cleared to 0, whether the operation is successful or not. The status register and flag status register can be polled for the operation status. When the operation completes, the write in progress bit is cleared to 0, whether the operation is successful or not. | | | WRITE VOLATILE CONFIGURATION REGISTER (81h) | Because register bits are volatile, change to the bits is immediate. Reserved bits are not affected by this command. | | | WRITE ENHANCED VOLATILE CONFIGURATION REGISTER (61h) | | | Note: 1. The WRITE NONVOLATILE CONFIGURATION REGISTER operation must have input data starting from the least significant byte. ### **Figure 31: WRITE REGISTER Timing** Notes: - 1. Supports all WRITE REGISTER commands except WRITE LOCK REGISTER. - 2. Data is two bytes for a WRITE NONVOLATILE CONFIGURATION REGISTER operation, input starting from the least significant byte. - 3. S# not shown. # **CLEAR FLAG STATUS REGISTER Operation** To initiate a command, S# is driven LOW. For the extended, dual, and quad SPI protocols respectively, input is on DQ0/DQ4, DQ[1:0]/DQ[5:4], and DQ[3:0]/DQ[7:4]. The operation is terminated by driving S# HIGH at any time. **Table 26: CLEAR FLAG STATUS REGISTER Operation** | <b>Operation Name</b> | Description/Conditions | | |-----------------------|--------------------------------------------------------|--| | CLEAR FLAG STATUS | Resets the error bits (erase, program, and protection) | | | REGISTER (50h) | | | **Figure 32: CLEAR FLAG STATUS REGISTER Timing** Note: 1. S# not shown. ## **PROGRAM Operations** Before a PROGRAM command is initiated, the WRITE ENABLE command must be executed to set the write enable latch bit to 1. To initiate a command, S# is driven LOW and held LOW until the eighth bit of the last data byte has been latched in, after which it must be driven HIGH. If S# is not driven HIGH, the command is not executed, flag status register error bits are not set, and the write enable latch remains set to 1. Each address bit is latched in during the rising edge of the clock. When a command is applied to a protected sector, the command is not executed, the write enable latch bit remains set to 1, and flag status register bits 1 and 4 are set. If the operation times out, the write enable latch bit is reset and the program fail bit is set to 1. **Note:** The manner of latching data shown and explained in the timing diagrams ensures that the number of clock pulses is a multiple of one byte before command execution, helping reduce the effects of noisy or undesirable signals and enhancing device data protection. **Table 27: PROGRAM Operations** | Operation Name | Description/Conditions | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAGE PROGRAM (02h) | A PROGRAM operation changes a bit from 1 to 0. | | DUAL INPUT FAST PROGRAM (A2h) | When the operation is in progress, the write in progress bit is set to 1. | | EXTENDED DUAL INPUT FAST PROGRAM (D2h) | The write enable latch bit is cleared to 0, whether the operation is successful or not. The status register and flag status register can be polled | | QUAD INPUT FAST PROGRAM (32h) | for the operation status. When the operation completes, the write in | | EXTENDED QUAD INPUT FAST PROGRAM (38h) | progress bit is cleared to 0. An operation can be paused or resumed by the PROGRAM/ERASE SUSPEND or PROGRAM/ERASE RESUME command, respectively. If the bits of the least significant address, which is the starting address, are not all zero, all data transmitted beyond the end of the current page is programmed from the starting address of the same page. If the number of bytes sent to the device exceed the maximum page size, previously latched data is discarded and only the last maximum page-size number of data bytes are guaranteed to be programmed correctly within the same page. If the number of bytes sent to the device is less than the maximum page size, they are correctly programmed at the specified addresses without any effect on the other bytes of the same page. | ## **PROGRAM Operations Timings** #### **Figure 33: PAGE PROGRAM Command** - Notes: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual SPI protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . - 2. S# not shown. The operation is self-timed, and its duration is <sup>t</sup>PP. ### **Figure 34: DUAL INPUT FAST PROGRAM Command** - Notes: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual SPI protocol, $C_x = 3 + (A[MAX] + 1)/2$ . - 2. S# not shown. Figure 35: EXTENDED DUAL INPUT FAST PROGRAM Command Notes: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)/2$ ; For dual SPI protocol, $C_x = 3 + (A[MAX] + 1)/2$ . 2. S# not shown. **Figure 36: QUAD INPUT FAST PROGRAM Command** Notes: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ ; For quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . Figure 37: EXTENDED QUAD INPUT FAST PROGRAM Command Notes: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)/4$ ; For quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . ## **ERASE Operations** An ERASE operation changes a bit from 0 to 1. Before any ERASE command is initiated, the WRITE ENABLE command must be executed to set the write enable latch bit to 1; if not, the device ignores the command and no error bits are set to indicate operation failure. S# is driven LOW and held LOW until the eighth bit of the last data byte has been latched in, after which it must be driven HIGH. The operations are self-timed, and duration is <sup>t</sup>SSE, <sup>t</sup>SE, or <sup>t</sup>BE according to command. If S# is not driven HIGH, the command is not executed, flag status register error bits are not set, and the write enable latch remains set to 1. A command applied to a protected subsector is not executed. Instead, the write enable latch bit remains set to 1, and flag status register bits 1 and 5 are set. When the operation is in progress, the program or erase controller bit of the flag status register is set to 0. In addition, the write in progress bit is set to 1. When the operation completes, the write in progress bit is cleared to 0. The write enable latch bit is cleared to 0, whether the operation is successful or not. If the operation times out, the write enable latch bit is reset and the erase error bit is set to 1. The status register and flag status register can be polled for the operation status. When the operation completes, these register bits are cleared to 1. **Note:** For all ERASE operations, noisy or undesirable signal effects can be reduced and device data protection enhanced by holding S# LOW until the eighth bit of the last data byte has been latched in; this ensures that the number of clock pulses is a multiple of one byte before command execution. The tables below apply to both of the die contained in the device. #### **Table 28: ERASE Operations** | Operation Name | Description/Conditions | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SUBSECTOR ERASE (52h/20h) | Sets the selected subsector or sector bits to FFh. Any address within the subsector is valid | | SECTOR ERASE (D8h) | for entry. Each address bit is latched in during the rising edge of the clock. The operation can be suspended and resumed by the PROGRAM/ERASE SUSPEND and PROGRAM/ERASE RESUME commands, respectively. | | BULK ERASE (C7h/60h) | Sets the device bits to FFh. The command is not executed if any sector is locked. Instead, the write enable latch bit remains set to 1, and flag status register bits 1 and 5 are set. | Figure 38: SUBSECTOR and SECTOR ERASE Timing Notes: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual SPI protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . 2. S# not shown. **Figure 39: BULK ERASE Timing** Note: 1. S# not shown. ## **SUSPEND/RESUME Operations** ## **PROGRAM/ERASE SUSPEND Operations** A PROGRAM/ERASE SUSPEND command enables the memory controller to interrupt and suspend an array PROGRAM or ERASE operation within the program/erase latency. To initiate the command, S# is driven LOW, and the command code is input on DQn. The operation is terminated by the PROGRAM/ERASE RESUME command. For a PROGRAM SUSPEND, the flag status register bit 2 is set to 1. For an ERASE SUSPEND, the flag status register bit 6 is set to 1. After an erase/program latency time, the flag status register bit 7 is also set to 1, but the device is considered in suspended state once bit 7 of the flag status register outputs 1 with at least one byte output. In the suspended state, the device is waiting for any operation. If the time remaining to complete the operation is less than the suspend latency, the device completes the operation and clears the flag status register bits 2 or 6, as applicable. Because the suspend state is volatile, if there is a power cycle, the suspend state information is lost and the flag status register powers up as 80h. It is possible to nest a PROGRAM/ERASE SUSPEND operation inside a PROGRAM/ERASE SUSPEND operation just once. Issue an ERASE command and suspend it. Then issue a PROGRAM command and suspend it also. With the two operations suspended, the next PROGRAM/ERASE RESUME command resumes the latter operation, and a second PROGRAM/ERASE RESUME command resumes the former (or first) operation. ## **PROGRAM/ERASE RESUME Operations** A PROGRAM/ERASE RESUME operation terminates the PROGRAM/ERASE RESUME command. To initiate the command, S# is driven LOW, and the command code is input on DQ*n*. The operation is terminated by driving S# HIGH. The tables below apply to both of the die contained in the device. #### **Table 29: SUSPEND/RESUME Operations** | <b>Operation Name</b> | Description/Conditions | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PROGRAM SUSPEND (75h) | A READ operation is possible in any page except the one in a suspended state. Reading from a sector that is in a suspended state will output indeterminate data. | | ERASE SUSPEND (75h) | A PROGRAM or READ operation is possible in any sector except the one in a suspended state. Reading from a sector that is in a suspended state will output indeterminate data. During a SUSPEND SUBSECTOR ERASE operation, reading an address in the sector that contains the suspended subsector could output indeterminate data. The device ignores a PROGRAM command to a sector that is in an erase suspend state; it also sets the flag status register bit 4 to 1 (program failure/protection error) and leaves the write enable latch bit unchanged. When the ERASE resumes, it does not check the new lock status of the WRITE VOLATILE LOCK BITS command. | **Table 29: SUSPEND/RESUME Operations (Continued)** | <b>Operation Name</b> | Description/Conditions | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PROGRAM RESUME (7Ah) | The status register write in progress bit is set to 1 and the flag status register program | | ERASE RESUME (7Ah) | erase controller bit is set to 0. The command is ignored if the device is not in a suspended state. When the operation is in progress, the program or erase controller bit of the flag status register is set to 0. The flag status register can be polled for the operation status. When the operation completes, that bit is cleared to 1. | Note: 1. See the Operations Allowed/Disallowed During Device States table. Figure 40: PROGRAM/ERASE SUSPEND or RESUME Timing Note: 1. S# not shown. ## **ONE-TIME PROGRAMMABLE Operations** #### **READ OTP ARRAY Command** To initiate a READ OTP ARRAY command, S# is driven LOW. The command code is input on DQ0/DQ4, followed by address bytes and dummy clock cycles. Each address bit is latched in during the rising edge of C. Data is shifted out on DQ1/DQ5, beginning from the specified address and at a maximum frequency of <sup>f</sup>C (MAX) on the falling edge of the clock. The address increments automatically to the next address after each byte of data is shifted out. There is no rollover mechanism; therefore, if read continuously, after location 0x40, the device continues to output data at location 0x40. The operation is terminated by driving S# HIGH at any time during data output. #### **Figure 41: READ OTP Command** Note: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual SPI protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . #### **PROGRAM OTP ARRAY Command** To initiate the PROGRAM OTP ARRAY command, the WRITE ENABLE command must be issued to set the write enable latch bit to 1; otherwise, the PROGRAM OTP ARRAY command is ignored and flag status register bits are not set. S# is driven LOW and held LOW until the eighth bit of the last data byte has been latched in, after which it must be driven HIGH. The command code is input on DQ0/DQ4, followed by address bytes and at least one data byte. Each address bit is latched in during the rising edge of the clock. When S# is driven HIGH, the operation, which is self-timed, is initiated; its duration is ¹POTP. There is no rollover mechanism; therefore, after a maximum of 65 bytes are latched in the subsequent bytes are discarded. PROGRAM OTP ARRAY programs, at most, 64 bytes to the OTP memory area and one OTP control byte. When the operation is in progress, the write in progress bit is set to 1. The write enable latch bit is cleared to 0, whether the operation is successful or not, and # 256Mb, Twin-Quad I/O Serial Flash Memory DEEP POWER-DOWN Operations the status register and flag status register can be polled for the operation status. When the operation completes, the write in progress bit is cleared to 0. If the operation times out, the write enable latch bit is reset and the program fail bit is set to 1. If S# is not driven HIGH, the command is not executed, flag status register error bits are not set, and the write enable latch remains set to 1. The operation is considered complete once bit 7 of the flag status register outputs 1 with at least one byte output. The OTP control byte (byte 64) is used to permanently lock the OTP memory array. **Table 30: OTP Control Byte (Byte 64)** | Bit | Name | Settings | Description | |-----|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | OTP control byte | 0 = Locked<br>1 = Unlocked (Default) | Used to permanently lock the 64-byte OTP array. When bit $0 = 1$ , the 64-byte OTP array can be programmed. When bit $0 = 0$ , the 64-byte OTP array is read only. Once bit 0 has been programmed to 0, it can no longer be changed to 1. Program OTP array is ignored, the write enable latch bit remains set, and flag status register bits 1 and 4 are set. | #### **Figure 42: PROGRAM OTP Command** Note: 1. For extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ ; For dual SPI protocol, $C_x = 3 + (A[MAX] + 1)/2$ ; For quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . # **DEEP POWER-DOWN Operations** #### **ENTER DEEP POWER-DOWN Command** To execute ENTER DEEP POWER-DOWN, S# must be driven HIGH after the eighth bit of the command code is latched in, after which, <sup>t</sup>DP time must elapse before the supply # 256Mb, Twin-Quad I/O Serial Flash Memory DEEP POWER-DOWN Operations current is reduced to $I_{\text{CC2}}$ . Any attempt to execute ENTER DEEP POWER-DOWN during a WRITE operation is rejected without affecting the operation. In deep power-down mode, no device error bits are set, the WEL state is unchanged, and the device ignores all commands except RELEASE FROM DEEP POWER-DOWN, RESET ENABLE, RESET, hardware reset, and power-loss rescue sequence commands. ### **RELEASE FROM DEEP POWER-DOWN Command** To execute the RELEASE FROM DEEP POWER-DOWN command, S# is driven LOW, followed by the command code. Sending additional clock cycles on C while S# is driven LOW voids the command. RELEASE FROM DEEP POWER-DOWN is terminated by driving S# HIGH. The device enters standby mode after S# is driven HIGH followed by a delay of <sup>t</sup>RDP. S# must remain HIGH during this time. #### **Table 31: DEEP POWER-DOWN Operations** | Operation Name | Description/Conditions | | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ENTER DEEP<br>POWER-DOWN (B9h) | The command is used to place the device in deep power-down mode for the lowest device power consumption, with device current reduced to I <sub>CC2</sub> . This command can also be used as a software protection mechanism while the device is not in active use. | | | RELEASE FROM DEEP POWER-DOWN (ABh) | The command is used to exit from deep power-down mode. The device also exits deep power-down mode upon: A power-down, entering standby mode with the next power-up. A hardware or software reset operation, entering standby mode with a recovery time as specified in the AC Reset Specifications. | | ## **DEEP POWER-DOWN Timings** **Figure 43: ENTER DEEP POWER-DOWN Timing** Figure 44: RELEASE FROM DEEP POWER-DOWN Timing ## **QUAD PROTOCOL Operations** ## **ENTER or RESET QUAD INPUT/OUTPUT MODE Command** To initiate these commands, the WRITE ENABLE command must not be executed. S# must be driven LOW, and the command must be input on DQn. ### **Table 32: ENTER and RESET QUAD PROTOCOL Operations** | Operation Name | Description/Conditions | |------------------------------------|-----------------------------------------| | ENTER QUAD INPUT/OUTPUT MODE (35h) | The effect of the command is immediate. | | RESET QUAD INPUT/OUTPUT MODE (F5h) | | ## **CYCLIC REDUNDANCY CHECK Operations** A CYCLIC REDUNDANCY CHECK (CRC) operation is a hash function designed to detect accidental changes to raw data and is used commonly in digital networks and storage devices such as hard disk drives. A CRC-enabled device calculates a short, fixed-length binary sequence, known as the CRC code or just CRC, for each block of data. CRC can be a higher performance alternative to reading data directly in order to verify recently programmed data. Or, it can be used to check periodically the data integrity of a large block of data against a stored CRC reference over the life of the product. CRC helps improve test efficiency for programmer or burn-in stress tests. No system hardware changes are required to enable CRC. The CRC-64 operation follows the ECMA standard. The generating polynomial is: $$G(x) = x^{64} + x^{62} + x^{57} + x^{55} + x^{54} + x^{53} + x^{52} + x^{47} + x^{46} + x^{45} + x^{40} + x^{39} + x^{38} + x^{37} + x^{35} + x^{33} + x^{32} + x^{31} + x^{29} + x^{27} + x^{24} + x^{23} + x^{22} + x^{21} + x^{19} + x^{17} + x^{13} + x^{12} + x^{10} + x^{9} + x^{7} + x^{4} + x + 1$$ **Note:** The data stream sequence is from LSB to MSB and the default initial CRC value is all zero. The device CRC operation generates the CRC result of the entire device or of an address range specified by the operation. Then the CRC result is compared with the expected CRC data provided in the sequence. Finally the device indicates a pass or fail through the bit #4 of FLAG STATUS REGISTER. If the CRC fails, it is possible to take corrective action such as verifying with a normal read mode or by rewriting the array data. CRC operation supports CRC data read back when CRC check fails; the CRC data generated from the target address range or entire device will be stored in a dedicated register: general purpose read register (GPRR) only when CRC check fails, and it can be read out through the GPRR read sequence with command 96h, least significant byte first. GPRR is reset to default all 0 at the beginning of the CRC operation, and so customer will read all 0 if CRC operation pass. Note that the GPRR is a volatile register. It is cleared to all 0s on power-up and hardware/software reset. Read GPRR starts from the first location, when clocked continuously, will output 00h after location 64. The CYCLIC REDUNDANCY CHECK operation command sequences are shown in the tables below, for an entire die or for a selected range. **Table 33: CRC Command Sequence on Entire Device** | Command Sequence | | | | |-----------------------------------------------------------------------|------|-----------------------------------------------------------------|--| | Byte# | Data | Description | | | 1 9Bh Command code for interface activation | | Command code for interface activation | | | 2 27h | | Sub-command code for CRC operation | | | 3 FFh CRC operation option selection (CRC operation on entire device) | | CRC operation option selection (CRC operation on entire device) | | | 4 CRC[7:0] | | 1st byte of expected CRC value | | | 5–10 CRC[55:8] | | 2nd to 7th byte of expected CRC value | | | 11 CRC[63:56] | | 8th byte of expected CRC value | | | Drive S# HIGH | | Operation sequence confirmed; CRC operation starts | | # 256Mb, Twin-Quad I/O Serial Flash Memory CYCLIC REDUNDANCY CHECK Operations ### **Table 34: CRC Command Sequence on a Range** | Command Sequence | | | | |------------------|-----------------------|-----------------------------------------------------------|--| | Byte# | Data | Description | | | 1 | 9Bh | Command code for interface activation | | | 2 | 27h | Sub-command code for CRC operation | | | 3 | FEh | CRC operation option selection (CRC operation on a range) | | | 4 | CRC[7:0] | 1st byte of expected CRC value | | | 5–10 | CRC[55:8] | 2nd to 7th byte of expected CRC value | | | 11 | CRC[63:56] | 8th byte of expected CRC value | | | 12 | Start Address [7:0] | Specifies the starting byte address for CRC operation | | | 13–14 | Start Address [23:8] | | | | 15 | Start Address [31:24] | | | | 16 | Stop Address [7:0] | Specifies the ending byte address for CRC operation | | | 17–18 | Stop Address [23:8] | | | | 19 | Stop Address [31:24] | | | | Driv | e S# HIGH | Operation sequence confirmed; CRC operation starts | | ### **State Table** The device can be in only one state at a time. Depending on the state of the device, some operations as shown in the table below are allowed (Yes) and others are not (No). For example, when the device is in the standby state, all operations except SUSPEND are allowed in any sector. For all device states except the erase suspend state, if an operation is allowed or disallowed in one sector, it is allowed or disallowed in all other sectors. In the erase suspend state, a PROGRAM operation is allowed in any sector except the one in which an ERASE operation has been suspended. **Table 35: Operations Allowed/Disallowed During Device States** | Operation | Standby<br>State | Program or<br>Erase State | Subsector Erase Suspend or<br>Program Suspend State | Erase Suspend<br>State | Notes | |-------------------------------------------|------------------|---------------------------|-----------------------------------------------------|------------------------|-------| | READ (memory) | Yes | No | Yes | Yes | 1 | | READ<br>(status/flag status<br>registers) | Yes | Yes | Yes | Yes | 6 | | PROGRAM | Yes | No | No | Yes/No | 2 | | ERASE (sector/subsector) | Yes | No | No | No | 3 | | WRITE | Yes | No | No | No | 4 | | WRITE | Yes | No | Yes | Yes | 5 | | SUSPEND | No | Yes | No | No | 7 | #### Notes - All READ operations except READ STATUS REGISTER and READ FLAG REGISTER. When issued to a sector or subsector that is simultaneously in an erase suspend state, the READ operation is accepted, but the data output is not guaranteed until the erase has completed - 2. All PROGRAM operations except PROGRAM OTP. In the erase suspend state, a PROGRAM operation is allowed in any sector (Yes) except the sector (No) in which an ERASE operation has been suspended. - 3. Applies to the SECTOR ERASE or SUBSECTOR ERASE operation. - 4. Applies to the following operations: WRITE STATUS REGISTER, WRITE NONVOLATILE CONFIGURATION REGISTER, PROGRAM OTP, and DIE ERASE. - 5. Applies to the WRITE VOLATILE CONFIGURATION REGISTER, WRITE ENHANCED VOLATILE CONFIGURATION REGISTER, WRITE ENABLE, WRITE DISABLE, CLEAR FLAG STATUS REGISTER, or WRITE LOCK REGISTER operation. - 6. Applies to the READ STATUS REGISTER or READ FLAG STATUS REGISTER operation. - 7. Applies to the PROGRAM SUSPEND or ERASE SUSPEND operation. #### **XIP Mode** Execute-in-place (XIP) mode allows the memory to be read by sending an address to the device and then receiving the data on one, two, or four pins in parallel, depending on the customer requirements. XIP mode offers maximum flexibility to the application, saves instruction overhead, and reduces random access time. ## Activate or Terminate XIP Using Volatile Configuration Register Applications that boot in SPI and must switch to XIP use the volatile configuration register. XIP provides faster memory READ operations by requiring only an address to execute, rather than a command code and an address. To activate XIP requires two steps. First, enable XIP by setting volatile configuration register bit 3 to 0. Next, drive the XIP confirmation bit to 0 during the next FAST READ operation. XIP is then active. Once in XIP, any command that occurs after S# is toggled requires only address bits to execute; a command code is not necessary, and device operations use the SPI protocol that is enabled. XIP is terminated by driving the XIP confirmation bit to 1. The device automatically resets volatile configuration register bit 3 to 1. ## **Activate or Terminate XIP Using Nonvolatile Configuration Register** Applications that must boot directly in XIP use the nonvolatile configuration register. To enable a device to power-up in XIP using this register, set nonvolatile configuration register bits [11:9]. Settings vary according to protocol, as explained in the Nonvolatile Configuration Register section. Because the device boots directly in XIP, after the power cycle, no command code is necessary. XIP is terminated by driving the XIP confirmation bit to 1. Figure 45: XIP Mode Directly After Power-On Note: 1. Xb is the XIP confirmation bit and should be set as follows: 0 to keep XIP state; 1 to exit XIP mode and return to standard read mode. ## **Confirmation Bit Settings Required to Activate or Terminate XIP** The XIP confirmation bit setting activates or terminates XIP after it has been enabled or disabled. This bit is the value on DQ0/DQ4 during the first dummy clock cycle in the FAST READ operation. In dual I/O XIP mode, the value of DQ1/DQ5 during the first dummy clock cycle after the addresses is always "Don't Care." In quad I/O XIP mode, ## 256Mb, Twin-Quad I/O Serial Flash Memory XIP Mode the values of DQ3/DQ7, DQ2/DQ6, and DQ1/DQ5 during the first dummy clock cycle after the addresses are always "Don't Care." ### **Table 36: XIP Confirmation Bit** | Bit Value | Description | |-----------|---------------------------------------------------------------------------------------------| | 0 | Activates XIP: While this bit is 0, XIP remains activated. | | 1 | Terminates XIP: When this bit is set to 1, XIP is terminated and the device returns to SPI. | ### **Table 37: Effects of Running XIP in Different Protocols** | Protocol | Effect | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Extended I/O<br>and Dual I/O | In a device with a dedicated part number where RESET# is enabled, a LOW pulse on that pin resets XIP and the device to the state it was in previous to the last power-up, as defined by the nonvolatile configuration register. | | Dual I/O | Values of DQ1/DQ5 during the first dummy clock cycle are "Don't Care." | | Quad I/O <sup>1</sup> | Values of DQ[3:1]/DQ[7:5] during the first dummy clock cycle are "Don't Care." In a device with a dedicated part number, it is only possible to reset memory when the device is deselected. | Note: 1. In a device with a dedicated part number where RESET# is enabled, a LOW pulse on that pin resets XIP and the device to the state it was in previous to the last power-up, as defined by the nonvolatile configuration register only when the device is deselected. # **Terminating XIP After a Controller and Memory Reset** The system controller and the device can become out of synchronization if, during the life of the application, the system controller is reset without the device being reset. In such a case, the controller can reset the memory to power-on reset if the memory has reset functionality. (Reset is available in devices with a dedicated part number.) - 7 clock cycles within S# LOW (S# becomes HIGH before 8th clock cycle) - + 9 clock cycles within S# LOW (S# becomes HIGH before 10th clock cycle) - + 13 clock cycles within S# LOW (S# becomes HIGH before 14th clock cycle) - + 17 clock cycles within S# LOW (S# becomes HIGH before 18th clock cycle) - + 25 clock cycles within S# LOW (S# becomes HIGH before 26th clock cycle) - + 33 clock cycles within S# LOW (S# becomes HIGH before 34th clock cycle) These sequences cause the controller to set the XIP confirmation bit to 1, thereby terminating XIP. However, it does not reset the device or interrupt PROGRAM/ERASE operations that may be in progress. After terminating XIP, the controller must execute RESET ENABLE and RESET MEMORY to implement a software reset and reset the device. # **Power-Up and Power-Down** # **Power-Up and Power-Down Requirements** At power-up and power-down, the device must not be selected; that is, S# must follow the voltage applied on $V_{CC}$ until $V_{CC}$ reaches the correct values: $V_{CC,min}$ at power-up and $V_{SS}$ at power-down. To provide device protection and prevent data corruption and inadvertent WRITE operations during power-up, a power-on reset circuit is included. The logic inside the device is held to RESET while $V_{CC}$ is less than the power-on reset threshold voltage shown here; all operations are disabled, and the device does not respond to any instruction. During a standard power-up phase, the device ignores all commands except READ STATUS REGISTER and READ FLAG STATUS REGISTER. These operations can be used to check the memory internal state. After power-up, the device is in standby power mode; the write enable latch bit is reset; the write in progress bit is reset; and the dynamic protection register is configured as: (write lock bit, lock down bit) = (0,0). Normal precautions must be taken for supply line decoupling to stabilize the $V_{CC}$ supply. Each device in a system should have the $V_{CC}$ line decoupled by a suitable capacitor (typically 100nF) close to the package pins. At power-down, when $V_{CC}$ drops from the operating voltage to below the power-on-reset threshold voltage shown here, all operations are disabled and the device does not respond to any command. When the operation is in progress, the program or erase controller bit of the status register is set to 0. To obtain the operation status, the flag status register must be polled. When the operation completes, the program or erase controller bit is cleared to 1. The cycle is complete after the flag status register outputs the program or erase controller bit to 1. **Note:** If power-down occurs while a WRITE, PROGRAM, or ERASE cycle is in progress, data corruption may result. **Note:** For additional details about how to properly apply and remove the power supply to the device, refer to TN-25-38: Power-Up, Power-Down, and Brownout Considerations on MT25Q, MT25T, and MT35X NOR Flash Memory **Figure 46: Power-Up Timing** - 1. tVSL polling has to be in Extended-SPI protocol and STR mode. - 2. During tVSL period, HOLD# is enabled, RESET# disabled, and output strength is in default setting. - 3. In a system that uses a fast $V_{CC}$ ramp rate, current design requires a minimum 100 $\mu$ s after V<sub>CC</sub> reaches <sup>t</sup>VWI, and before the polling is allowed, even though V<sub>CC,min</sub> is achieved. Table 38: Power-Up Timing and V<sub>WI</sub> Threshold Note 1 applies to entire table | Symbol | Parameter | Min | Max | Unit | Notes | |----------|------------------------------------------------|-----|-----|------|-------| | tVSL | V <sub>CC,min</sub> to device fully accessible | _ | 300 | μs | 2, 3 | | $V_{WI}$ | Write inhibit voltage | 1.5 | 2.5 | V | 2 | - Notes: 1. When V<sub>CC</sub> reaches V<sub>CC,min</sub>, to determine whether power-up initialization is complete, the host can poll status register bit 0 or flag status register bit 7 only in extended SPI protocol because the device will accept commands only on DQ0/DQ4 and output data only on DQ1/DQ5. When the device is ready, the host has full access using the protocol configured in the nonvolatile configuration register. If the host cannot poll the status register in x1 SPI mode, it is recommended to wait <sup>t</sup>VSL before accessing the device. - 2. Parameters listed are characterized only. - 3. On the first power up after an event causing a sub-sector erase operation interrupt (e.g. due to power-loss), the maximum time for tVSL will be up to 4.5ms in case of 4KB subsector erase interrupt and up to 36ms in case of 32KB sub-sector erase interrupt; this accounts for erase recovery embedded operation. # **Active, Standby, and Deep Power-Down Modes** When S# is LOW, the device is selected and in active power mode. When S# is HIGH, the device is deselected but could remain in active power mode until ongoing internal operations are completed. Then the device goes into standby power mode and device current consumption drops to $I_{\text{CCl.}}$ Deep power-down mode enbles users to place the device in the lowest power consumption mode, $I_{CC2}$ . The ENTER DEEP POWER-DOWN command is used to put the device in deep power-down mode, and the RELEASE FROM DEEP POWER-DOWN command is used to bring the device out of deep power-down mode. Command details are in the Command Set table and the DEEP POWER-DOWN Operations section of this data sheet. # 256Mb, Twin-Quad I/O Serial Flash Memory Power Loss and Interface Rescue # **Power Loss and Interface Rescue** If a power loss occurs during a WRITE NONVOLATILE CONFIGURATION REGISTER command, after the next power-on, the device might begin in an undetermined state (XIP mode or an unnecessary protocol). If this occurs, a power loss recovery sequence must reset the device to a fixed state (extended SPI protocol without XIP) until the next power-up. If the controller and memory device get out of synchronization, the controller can follow an interface rescue sequence to reset the memory device interface to power-up to the last reset state (as defined by latest nonvolatile configuration register). This resets only the interface, not the entire memory device, and any ongoing operations are not interrupted. After each sequence, the issue should be resolved definitively by running the WRITE NONVOLATILE CONFIGURATION REGISTER command again. **Note:** The two steps in each sequence must be in the correct order, and <sup>t</sup>SHSL2 must be at least 50ns for the duration of each sequence. The first step for both the power loss recovery and interface rescue sequences is described under "Recovery." The second step in the power loss recovery sequence is under "Power Loss Recovery" and the second step in the interface rescue sequence is under "Interface Rescue." # Recovery Step one of both the power loss recovery and interface rescue sequences is DQ0/DQ4 (PAD DATA) and DQ3/DQ7 (PAD HOLD) equal to 1 for the situations listed here: - 7 clock cycles within S# LOW (S# becomes HIGH before 8th clock cycle) - + 9 clock cycles within S# LOW (S# becomes HIGH before 10th clock cycle) - + 13 clock cycles within S# LOW (S# becomes HIGH before 14th clock cycle) - + 17 clock cycles within S# LOW (S# becomes HIGH before 18th clock cycle) - + 25 clock cycles within S# LOW (S# becomes HIGH before 26th clock cycle) - + 33 clock cycles within S# LOW (S# becomes HIGH before 34th clock cycle) ## **Power Loss Recovery** For power loss recovery, the second part of the sequence is exiting from dual or quad SPI protocol by using the following FFh sequence: DQ0/DQ4 and DQ3/DQ7 equal to 1 for 8 clock cycles within S# LOW; S# becomes HIGH before 9th clock cycle. After this two-part sequence the extended SPI protocol is active. ### **Interface Rescue** For interface rescue, the second part of the sequence is for exiting from dual or quad SPI protocol by using the following FFh sequence: DQ0/DQ4 and DQ3/DQ7 equal to 1 for 16 clock cycles within S# LOW; S# becomes HIGH before 17th clock cycle. For DTR protocol, 1 should be driven on both edges of clock for 16 cycles with S# LOW. After this two-part sequence, the extended SPI protocol is active. # 256Mb, Twin-Quad I/O Serial Flash Memory **Absolute Ratings and Operating Conditions** # **Absolute Ratings and Operating Conditions** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only. Exposure to absolute maximum rating for extended periods may adversely affect reliability. Stressing the device beyond the absolute maximum ratings may cause permanent damage. ### **Table 39: Absolute Ratings** | Symbol | Parameter | Min | Max | Units | Notes | |-------------------|----------------------------------------------------|-------|-----------------------|-------|-------| | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | | T <sub>LEAD</sub> | Lead temperature during soldering | _ | See note 1 | °C | | | V <sub>CC</sub> | Supply voltage | -0.6 | 4.0 | V | 2 | | V <sub>IO</sub> | Input/output voltage with respect to ground | -0.6 | V <sub>CC</sub> + 0.6 | V | 2 | | V <sub>ESD</sub> | Electrostatic discharge voltage (human body model) | -2000 | 2000 | V | 2, 3 | - 1. Compliant with JEDEC Standard J-STD-020C (for small-body, Sn-Pb or Pb assembly), RoHS, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU. - 2. All specified voltages are with respect to V<sub>SS</sub>. During infrequent, nonperiodic transitions, the voltage potential between $V_{SS}$ and the $V_{CC}$ may undershoot to –2.0V for periods less than 20ns, or overshoot to $V_{CC,max}$ + 2.0V for periods less than 20ns. - 3. JEDEC Standard JESD22-A114A (C1 = 100pF, R1 = $1500\Omega$ , R2 = $500\Omega$ ). ## **Table 40: Operating Conditions** | Symbol | Parameter | | Max | Units | |-----------------|-------------------------------------------|-----|-----|-------| | V <sub>CC</sub> | Supply voltage | 2.7 | 3.6 | V | | T <sub>A</sub> | Ambient operating temperature, automotive | -40 | 105 | °C | ## **Table 41: Input/Output Capacitance** Note 1 applies to entire table | Symbol | Description | Test Condition | Min | Max | Units | Notes | |---------------------|--------------------------------------------------------------------|-----------------------|-----|-----|-------|-------| | C <sub>IN/OUT</sub> | Input/output capacitance<br>(DQ0/DQ1/DQ2/DQ3)<br>(DQ4/DQ5/DQ6/DQ7) | V <sub>OUT</sub> = 0V | - | 10 | pF | | | C <sub>IN</sub> | Input capacitance (other pins) | V <sub>IN</sub> = 0V | - | 6 | pF | 2 | | C <sub>IN/S#</sub> | Input/Chip select | V <sub>IN</sub> = 0V | - | 10 | pF | 3 | - Notes: 1. These parameters are sampled only, not 100% tested. $T_A = 25$ °C at 54 MHz. - 2. For 1CS/1CLK configuration, capacitance is double for CLK and it is 12pF. - 3. For 1CS/1CLK configuration, capacitance is double for Chip Select pin and it is 20pF. **Table 42: AC Timing Input/Output Conditions** | Symbol | Description | Min | Max | Units | Notes | |----------------|----------------------------------|------------------------------------------|----------------------|-------|-------| | C <sub>L</sub> | Load capacitance | 10 | 30 | pF | 1 | | _ | Input rise and fall times – 1.5 | | ns | | | | | Input pulse voltages | 0.2V <sub>CC</sub> t | o 0.8V <sub>CC</sub> | V | 2 | | | Input timing reference voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | | V | | | | Output timing reference voltages | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V | | Notes: 1. Output buffers are configurable by user. 2. For quad/dual operations: 0V to $V_{CC}$ . Figure 47: AC Timing Input/Output Reference Levels Note: 1. $0.8V_{CC} = V_{CC}$ for dual/quad operations; $0.2V_{CC} = 0V$ for dual/quad operations. # 256Mb, Twin-Quad I/O Serial Flash Memory **DC Characteristics and Operating Conditions** # **DC Characteristics and Operating Conditions** The table below applies to each 128Mb Flash device. As each 128Mb device can operate independently from each other, Designer must take into consideration combined total power consumption of Twin-Quad 256Mb device ### **Table 43: DC Current Characteristics and Operating Conditions** Notes 1–5 apply to entire table | Parameter | Symbol | Test Conditions | Тур | Max | Unit | |--------------------------------------------|------------------|------------------------------------------------------------------|-----|-----|------| | Input leakage current | I <sub>LI</sub> | - | - | ±2 | μΑ | | Output leakage current | I <sub>LO</sub> | - | - | ±2 | μΑ | | Standby current | I <sub>CC1</sub> | $S# = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ | 30 | 80 | μA | | Deep power-down current | I <sub>CC2</sub> | $S# = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ | 5 | 50 | μA | | Operating current (fast-read extended I/O) | I <sub>CC3</sub> | $C = 0.1V_{CC}/0.9V_{CC}$ at 133 MHz, DQ1<br>= open | - | 16 | mA | | | | $C = 0.1V_{CC}/0.9V_{CC} \text{ at 54 MHz, DQ1}$ $= \text{open}$ | - | 8 | mA | | Operating current (fast-read dual I/O) | | $C = 0.1V_{CC}/0.9V_{CC}$ at 133 MHz, DQ1<br>= open | - | 20 | mA | | Operating current (fast-read quad I/O) | | $C = 0.1V_{CC}/0.9V_{CC}$ at 133 MHz, DQ1<br>= open | - | 22 | mA | | | | $C = 0.1V_{CC} / 0.9V_{CC}$ at 80MHz DTR,<br>DQ=open | - | 28 | mA | | | | $C = 0.1V_{CC} / 0.9V_{CC}$ at 90MHz DTR,<br>DQ=open | - | 31 | mA | | Operating current (PROGRAM operations) | I <sub>CC4</sub> | S# = V <sub>CC</sub> | - | 35 | mA | | Operating current (WRITE operations) | I <sub>CC5</sub> | S# = V <sub>CC</sub> | - | 35 | mA | | Operating current (erase) | I <sub>CC6</sub> | S# = V <sub>CC</sub> | _ | 35 | mA | - Notes: 1. All currents are RMS unless noted. Typical values at typical $V_{CC}$ (3.0/1.8V); $V_{IO} = 0 V/V_{CC}$ ; $T_C = +25^{\circ}C.$ - 2. Standby current is the average current measured over any time interval 5µs after S deassertion (and any internal operations are complete). - 3. Deep power-down current is the average current measured 5ms over any 5ms time interval, 100µs after the ENTER DEEP POWER-DOWN operation (and any internal operations are complete). - 4. All read currents are the average current measured over any 1KB continuous read. No load, checker-board pattern. - 5. All program currents are the average current measured over any 256-byte typical data program. # **Table 44: DC Voltage Characteristics and Operating Conditions** Note 1 applies to entire table | Parameter | Symbol | Conditions | Min | Мах | Unit | |---------------------|-----------------|--------------------------|-----------------------|-----------------------|------| | Input low voltage | V <sub>IL</sub> | | -0.5 | 0.3V <sub>CC</sub> | V | | Input high voltage | V <sub>IH</sub> | | 0.7V <sub>CC</sub> | V <sub>CC</sub> + 0.4 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.6mA | - | 0.4 | V | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100μA | V <sub>CC</sub> - 0.2 | _ | V | Note: 1. $V_{IL}$ can undershoot to -1.0V for periods <2ns and $V_{IH}$ may overshoot to $V_{CC,max}$ + 1.0V for periods less than 2ns. # **AC Characteristics and Operating Conditions** # **Table 45: AC Characteristics and Operating Conditions** | | | Data<br>Transfer | | _ | | | | |------------------------------------------------------------------------------------------------------|-------------------|------------------|----------|-----|-----|------|-------| | Parameter | Symbol | Rate | Min | Тур | Мах | Unit | Notes | | Clock frequency for all commands other<br>than READ (Extended-SPI, DIO-SPI, and<br>QIO-SPI protocol) | fC f | STR<br>DTR | DC<br>DC | _ | 90 | MHz | | | Clock frequency for READ command (03h) | fR | STR | DC | _ | 54 | MHz | | | | | DTR | DC | _ | 27 | | | | Clock HIGH time | <sup>t</sup> CH | STR | 3.375 | _ | _ | ns | 2 | | | | DTR | 5.0 | _ | _ | | | | Clock LOW time | <sup>t</sup> CL | STR | 3.375 | _ | - | ns | 2 | | | | DTR | 5.0 | - | _ | | | | Clock rise time (peak-to-peak) | <sup>t</sup> CLCH | STR/DTR | 0.1 | - | - | V/ns | 3, 4 | | Clock fall time (peak-to-peak) | <sup>t</sup> CHCL | STR/DTR | 0.1 | - | - | V/ns | 3, 4 | | S# active setup time (relative to clock) | tSLCH | STR/DTR | 3.375 | _ | - | ns | | | S# not active hold time (relative to clock) | <sup>t</sup> CHSL | STR/DTR | 3.375 | _ | - | ns | | | Data in setup time | <sup>t</sup> DVCH | STR | 1.75 | _ | - | ns | | | | | DTR | 1.5 | - | - | ns | | | | <sup>t</sup> DVCL | DTR only | 1.5 | _ | - | ns | | | Data in hold time | <sup>t</sup> CHDX | STR/DTR | 2.3 | - | - | ns | | | | <sup>t</sup> CLDX | DTR only | 2.3 | - | - | ns | | | S# active hold time (relative to clock) | <sup>t</sup> CHSH | STR | 3.375 | - | _ | ns | | | | | DTR | 5.0 | - | _ | | | | S# active hold time (relative to clock LOW) Only for writes in DTR | <sup>t</sup> CLSH | DTR only | 3.375 | _ | _ | ns | | | S# not active setup time (relative to clock) | tSHCH | STR | 3.375 | - | _ | ns | | | | | DTR | 5.0 | - | _ | ns | | | S# deselect time after a READ command | tSHSL1 | STR/DTR | 20 | - | - | ns | | | S# deselect time after a nonREAD command | tSHSL2 | STR/DTR | 50 | - | - | ns | 5 | | Output disable time | tSHQZ | STR/DTR | _ | _ | 7 | ns | 3 | | Clock LOW to output valid under 30pF | <sup>t</sup> CLQV | STR/DTR | _ | _ | 6 | ns | | | Clock LOW to output valid under 10pF | | STR/DTR | _ | _ | 5 | ns | | | Clock HIGH to output valid under 30pF | <sup>t</sup> CHQV | DTR only | _ | _ | 6 | ns | | | Clock HIGH to output valid under 10pF | | DTR only | _ | _ | 5 | ns | | | Output hold time | <sup>t</sup> CLQX | STR/DTR | 1.5 | _ | - | ns | | | Output hold time | tCHQX | DTR only | 1.5 | _ | _ | ns | | | HOLD setup time (relative to clock) | tHLCH | STR/DTR | 3.375 | _ | _ | ns | | | HOLD hold time (relative to clock) | <sup>t</sup> CHHH | STR/DTR | 3.375 | _ | _ | ns | | **Table 45: AC Characteristics and Operating Conditions (Continued)** | | | Data | | | | | | |-----------------------------------------|--------------------|------------------|-------|------------|-------|------|-------| | Parameter | Symbol | Transfer<br>Rate | Min | Тур | Max | Unit | Notes | | HOLD setup time (relative to clock) | tHHCH | STR/DTR | 3.375 | іур | IVIAX | | Notes | | <u> </u> | | | | _ | | ns | | | HOLD hold time (relative to clock) | tuussi | STR/DTR | 3.375 | - | | ns | _ | | HOLD to output Low-Z | tHHQX | STR/DTR | - | _ | 8 | ns | 3 | | HOLD to output High-Z | tHLQZ | STR/DTR | _ | - | 8 | ns | 3 | | CRC check time: main block | <sup>t</sup> CRC | STR/DTR | _ | 1.3 | - | ms | | | CRC check time: full chip (128Mb) | <sup>t</sup> CRC | STR/DTR | _ | 0.5 | - | s | | | Write protect setup time | tWHSL | STR/DTR | 20 | - | - | ns | 6 | | Write protect hold time | tSHWL | STR/DTR | 100 | - | - | ns | 6 | | S# HIGH to deep power-down | <sup>t</sup> DP | STR/DTR | 3 | - | - | μs | | | S# HIGH to standby mode (DPD exit time) | <sup>t</sup> RDP | STR/DTR | 30 | - | - | μs | | | WRITE STATUS REGISTER cycle time | tW | STR/DTR | - | 1.3 | 8 | ms | | | WRITE NONVOLATILE CONFIGURATION | tWNVCR | STR/DTR | _ | 0.2 | 1 | S | | | REGISTER cycle time | | | | | | | | | Nonvolatile sector lock time | <sup>t</sup> PPBP | STR/DTR | _ | 0.1 | 2.8 | ms | | | Program ASP register | <sup>t</sup> ASPP | STR/DTR | _ | 0.1 | 0.5 | ms | | | Program password | <sup>t</sup> PASSP | STR/DTR | _ | 0.2 | 0.8 | ms | | | Erase nonvolatile sector lock array | <sup>t</sup> PPBE | STR/DTR | _ | 0.2 | 1 | S | | | Page program time (256 bytes) | <sup>t</sup> PP | STR/DTR | _ | 120 | 1800 | μs | 7 | | Page program time (n bytes) | | | _ | 18 + 2.5 | 1800 | μs | 7, 8 | | | | | | x int(n/6) | | | | | PROGRAM OTP cycle time (64 bytes) | <sup>t</sup> POTP | STR/DTR | _ | 0.12 | 8.0 | ms | | | Sector erase time | <sup>t</sup> SE | STR/DTR | _ | 0.15 | 1 | S | | | 4KB subsector erase time | tSSE | STR/DTR | _ | 0.05 | 0.4 | S | | | 32KB subsector erase time | tSSE | STR/DTR | _ | 0.1 | 1 | S | | | 128Mb die erase time | <sup>t</sup> DE | STR/DTR | _ | 38 | 114 | S | | - Notes: 1. Typical values given for $T_A = 25$ °C. - 2. <sup>t</sup>CH + <sup>t</sup>CL must add up to 1/<sup>f</sup>C. - 3. Value guaranteed by characterization; not 100% tested. - 4. Expressed as a slew-rate. - 5. nonREAD commands are WRITE, PROGRAM, and ERASE - 6. Only applicable as a constraint for a WRITE STATUS REGISTER command when STATUS REGISTER WRITE is set to 1. - 7. Typical value is applied for pattern: 50% "0" and 50% "1". - 8. int(n) correspond to the integer part of n, For example int (12/8) = 1, int (32/8) = 4 int(15.3) = 15. # **AC Reset Specifications** # **Table 46: AC RESET Conditions** Note 1 applies to entire table | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------| | Reset pulse<br>width | <sup>t</sup> RLRH <sup>2</sup> | | 50 | _ | - | ns | | Reset recovery | <sup>t</sup> RHSL | Device deselected (S# HIGH) and is in XIP mode | 40 | _ | - | ns | | time | | Device deselected (S# HIGH) and is in standby mode | 40 | _ | _ | ns | | | | Commands are being decoded, any READ operations are in progress or any WRITE operation to volatile registers are in progress | 40 | _ | - | ns | | | | Any device array PROGRAM/ERASE/SUSPEND/RESUME, PROGRAM OTP, NONVOLATILE SECTOR LOCK, and ERASE NONVOLATILE SECTOR LOCK ARRAY operations are in progress | 30 | - | _ | μs | | | | While a WRITE STATUS REGISTER operation is in progress | _ | tW | - | ms | | | | While a WRITE NONVOLATILE CONFIGURATION REGISTER operation is in progress | - | tWNVCR | _ | ms | | | | On completion or suspension of a SUBSECTOR ERASE operation | - | <sup>t</sup> SSE | _ | S | | | | Device in deep power-down mode | _ | <sup>t</sup> RDP | _ | ms | | | | While ADVANCED SECTOR PROTECTION PROGRAM operation is in progress | - | <sup>t</sup> ASPP | _ | ms | | | | While PASSWORD PROTECTION PROGRAM operation is in progress | - | <sup>t</sup> PASSP | _ | ms | | Software reset | tSHSL3 | Device deselected (S# HIGH) and is in standby mode | 40 | _ | _ | ns | | recovery time | | Any Flash array PROGRAM/ERASE/SUSPEND/RESUME, PROGRAM OTP, NONVOLATILE SECTOR LOCK, and ERASE NONVOLATILE SECTOR LOCK ARRAY operations are in progress | 30 | - | - | μs | | | | While WRITE STATUS REGISTER operation is in progress | _ | tW | _ | ms | | | | While a WRITE NONVOLATILE CONFIGURATION REGISTER operation is in progress | - | tWNVCR | _ | ms | | | | On completion or suspension of a SUBSECTOR ERASE operation | - | <sup>t</sup> SSE | - | S | | | | Device in deep power-down mode | _ | <sup>t</sup> RDP | _ | ms | | | | While ADVANCED SECTOR PROTECTION PROGRAM operation is in progress | _ | <sup>t</sup> ASPP | - | ms | | | | While PASSWORD PROTECTION PROGRAM operation is in progress | - | <sup>t</sup> PASSP | - | ms | ### **Table 46: AC RESET Conditions (Continued)** Note 1 applies to entire table | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------|-----------------------------------------------------|-----|-----|-----|------| | Chip select<br>high to reset<br>high | <sup>t</sup> SHRH | Chip must be deselected before reset is de-asserted | 10 | I | I | ns | Notes: 1. Values are guaranteed by characterization; not 100% tested. 2. The device reset is possible but not guaranteed if <sup>t</sup>RLRH < 50ns. Figure 48: Reset AC Timing During PROGRAM or ERASE Cycle Figure 49: Reset Enable and Reset Memory Timing Figure 50: Serial Input Timing STR **Figure 51: Serial Input Timing DTR** Figure 52: Write Protect Setup and Hold During WRITE STATUS REGISTER Operation (SRWD = 1) Figure 53: Hold Timing **Figure 54: Output Timing for STR** # **Figure 55: Output Timing for DTR** # **Program/Erase Specifications** # **Table 47: Program/Erase Specifications** | Parameter | Condition | Тур | Max | Units | Notes | |----------------------------|------------------------------------------------------------|-----|-----|-------|-------| | Erase to suspend | Sector erase or erase resume to erase suspend | 150 | _ | μs | 1 | | Program to suspend | Program resume to program suspend | 5 | _ | μs | 1 | | Subsector erase to suspend | Subsector erase or subsector erase resume to erase suspend | 50 | - | μs | 1 | | Suspend latency | Program | 7 | 25 | μs | 2 | | Suspend latency | Subsector erase | 15 | 30 | μs | 2 | | Suspend latency | Erase | 15 | 30 | μs | 3 | - Notes: 1. Timing is not internally controlled. - 2. Any READ command accepted. - 3. Any command except the following are accepted: SECTOR, SUBSECTOR, or DIE ERASE; WRITE STATUS REGISTER; WRITE NONVOLATILE CONFIGURATION REGISTER; and PRO-GRAM OTP. # **Revision History** ### Rev. H - 07/18 - Reviewed Part Number Ordering Information figure - Eliminated IT temperature range ### Rev. G - 06/18 - Added Important Notes and Warnings section for further clarification aligning to industry standards - Added DEEP POWER-DOWN Operations - Added Active, Standby, and Deep Power-Down Modes - Adjusted Nonvolatile Configuration Register table - Added Serial Input Timing DTR figure ## Rev. F - 06/16 - Updated Max DTR frequency to 90MHz - · Added initial delivery status information - Changed status from preliminary to production ## Rev. E - 06/16 • Added general purpose read register notes to Command Definitions table ### Rev. D - 03/16 - Updated Block Diagram - Updated Device ID Data table ## Rev. C - 12/15 - · Revised AC table - Increased suspend latency time for erase at 30µs - Increased I<sub>CC4</sub>, I<sub>CC5</sub>, and I<sub>CC6</sub> at 35mA - Added 80 MHz information for $I_{\text{CC3}}$ in DC specifications - Revised signal assignments - Updated Bulk Erase OpCode in Command Table - · Revised wrap table - Revised supported clock frequencies DTR - Change bit 3 setting of Enhanced Volatile Configuration Register from 0 to 1 - Added reference to serial flash discovery parameter data, which is now contained in a technical note. ## Rev. B - 01/15 • Changes to device description to align with Micron style and organization Rev. A - 11/14 · Initial release 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.