# 3 MHz, 125 µA Low Power Operational Amplifier

# NCS20061/2/4, NCV20061/2/4

The NCS20061/2/4 is a family of single, dual and quad Operational Amplifiers (Op Amps) with 3 MHz of Gain–Bandwidth Product (GBWP) while consuming only 125  $\mu A$  of Quiescent current per opamp. The NCS2006x has Input Offset Voltage of 4 mV and operates from 1.8 V to 5.5 V supply voltage over a wide temperature range (–40°C to 125°C). The Rail–to–Rail In/Out operation allows the use of the entire supply voltage range while taking advantage of the 3 MHz GBWP. Thus, this family offers superior performance over many industry standard parts. These devices are AEC–Q100 qualified which is denoted by the NCV prefix.

NCS2006x's low current consumption and low supply voltage performance in space saving packages, makes them ideal for sensor signal conditioning and low voltage current sensing applications in Automotive, Consumer and Industrial markets.

#### **Features**

- Gain-Bandwidth Product: 3 MHz
- Low Supply Current/ Channel: 125  $\mu$ A typ ( $V_S = 1.8 \text{ V}$ )
- Low Input Offset Voltage: 4 mV max
- Wide Supply Range: 1.8 V to 5.5 V
- Wide Temperature Range: -40°C to +125°C
- Rail-to-Rail Input and Output
- Unity Gain Stable
- Available in Single, Dual and Quad Packages
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Applications**

- Automotive
- Battery Powered/ Portable
- Sensor Signal Conditioning
- Low Voltage Current Sensing
- Filter Circuits
- Unity Gain Buffer

This document contains information on some products that are still under development. ON Semiconductor reserves the right to change or discontinue these products without notice.



#### ON Semiconductor®

www.onsemi.com







TSOP-5/SOT23-5 CASE 483



Micro8<sup>™</sup>/MSOP8 CASE 846A



SOIC-8 CASE 751



TSSOP-8 CASE 948S



TSSOP-14 CASE 948G



SOIC-14 CASE 751A



UDFN6 CASE 517AP

#### **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 2 of this data sheet.

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 3 of this data sheet.

#### **MARKING DIAGRAMS**

# Single Channel Configuration NCS20061, NCV20061



# Dual Channel Configuration NCS20062, NCV20062



# Quad Channel Configuration NCS20064, NCV20064



G or ■ = Pb–Free Package
(Note: Microdot may be in either location)

WL, L = Wafer Lot Y = Year WW, W = Work Week

#### **Single Channel Configuration** NCS20061, NCV20061 VDD 5 VDD VSS OUT 5 VSS 2 VSS 2 NC 2 VDD 3 4 IN+ IN-3 3 4 IN+ IN-OUT SC70-5, SOT23-5 (TSOP-5) SQ2, SN2 Pinout SC70-5, SOT23-5 (TSOP-5) UDFN6 1.6 x 1.6 SQ3, SN3 Pinout **Quadruple Channel Configuration** NCS20064, NCV20064 **Dual Channel Configuration** OUT 1 NCS20062, NCV20062 OUT 4 IN- 1 OUT 1 8 VDD 3 IN+1 2 IN- 1 OUT 2 **VDD** VSS 3 6 IN+ 1 IN- 2 IN+2 5 VSS 5 IN+2 IN-2 6 9 Micro8/MSOP8, SOIC-8, TSSOP-8 OUT 2 8 OUT 3

Figure 1. Pin Connections

TSSOP-14, SOIC-14

#### **ORDERING INFORMATION**

| Device           | Configuration | Automotive | Marking  | Package        | Shipping <sup>†</sup>                           |   |
|------------------|---------------|------------|----------|----------------|-------------------------------------------------|---|
| NCS20061SQ3T2G   |               |            | AAM      | SC70           |                                                 |   |
| NCS20061SN2T1G   | 1             | N.         | AEP      | SOT23-5/TSOP-5 | 1                                               |   |
| NCS20061SN3T1G   | 1             | No         | AEQ      | SOT23-5/TSOP-5 | 1                                               |   |
| NCS20061MUTAG    | Single        |            | AG       | UDFN6          |                                                 |   |
| NCV20061SQ3T2G*  | 1             |            | AAM      | SC70           | 1                                               |   |
| NCV20061SN2T1G*  | 1             | Yes        | AEP      | SOT23-5/TSOP-5 | 1                                               |   |
| NCV20061SN3T1G*  |               |            | AEQ      | SOT23-5/TSOP-5 |                                                 |   |
| NCS20062DMR2G    |               |            | 2K62     | Micro8/MSOP8   | 1                                               |   |
| NCS20062DR2G     | 1             | No         | NCS20062 | SOIC-8         | Contact local sales office for more information |   |
| NCS20062DTBR2G   | Deval         |            | K62      | TSSOP-8        | more information                                |   |
| NCV20062DMR2G*   | Dual          | Duai       |          | 2K62           | Micro8/MSOP8                                    | 1 |
| NCV20062DR2G*    | 1             | Yes        | NCS20062 | SOIC-8         | 1                                               |   |
| NCV20062DTBR2G*  | 1             |            | K62      | TSSOP-8        | 1                                               |   |
| NCS20064DR2G**   |               | NI.        | 20064    | SOIC-14        |                                                 |   |
| NCS20064DTBR2G** | ]             | No         | 264      | TSSOP-14       | 1                                               |   |
| NCV20064DR2G**   | Quad**        | .,         | 20064    | SOIC-14        | 1                                               |   |
| NCV20064DTBR2G** | 1             | Yes        | 264      | TSSOP-14       | 1                                               |   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

<sup>\*\*</sup>In Development. Not yet released.

#### **ABSOLUTE MAXIMUM RATINGS (Note 1)**

| Rating                                                          | Symbol                                   | Limit                                          | Unit |
|-----------------------------------------------------------------|------------------------------------------|------------------------------------------------|------|
| Supply Voltage (V <sub>DD</sub> – V <sub>SS</sub> ) (Note 2)    | Vs                                       | 6                                              | V    |
| Input Voltage                                                   | VI                                       | V <sub>SS</sub> – 0.5 to V <sub>DD</sub> + 0.5 | V    |
| Differential Input Voltage                                      | V <sub>ID</sub>                          | $\pm V_{S}$                                    | V    |
| Maximum Input Current                                           | l <sub>l</sub>                           | ±10                                            | mA   |
| Maximum Output Current                                          | Io                                       | ±100                                           | mA   |
| Continuous Total Power Dissipation (Note 2)                     | P <sub>D</sub>                           | 200                                            | mW   |
| Maximum Junction Temperature                                    | T <sub>J</sub>                           | 150                                            | °C   |
| Storage Temperature Range                                       | T <sub>STG</sub>                         | -65 to 150                                     | °C   |
| Mounting Temperature (Infrared or Convection – 20 sec)          | T <sub>mount</sub>                       | 260                                            | °C   |
| ESD Capability (Note 3) Human Body Model<br>Charge Device Model | ESD <sub>HBM</sub><br>ESD <sub>CDM</sub> | 2000<br>2000                                   | V    |
| Latch-Up Current (Note 4)                                       | I <sub>LU</sub>                          | 100                                            | mA   |
| Moisture Sensitivity Level (Note 5)                             | MSL                                      | Level 1                                        |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Refer to ELECTRICAL CHARACTERISTICS for Safe Operating Area.
- 2. Continuous short circuit operation to ground at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of the maximum output current rating over the long term may adversely affect reliability. Shorting output to either VDD or VSS will adversely affect reliability.
- 3. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per JEDEC standard Js-001-2017 (AEC-Q100-002) ESD Charged Device Model tested per JEDEC standard JS-002-2014 (AEC-Q100-011)
- 4. Latch-up Current tested per JEDEC standard JESD78E (AEC-Q100-004)
- 5. Moisture Sensitivity Level tested per IPC/JEDEC standard: J-STD-020A

#### THERMAL INFORMATION

| Parameter           | Symbol            | Channels | Package        | Single Layer<br>Board (Note 6) | Multi-Layer<br>Board (Note 7) | Unit |
|---------------------|-------------------|----------|----------------|--------------------------------|-------------------------------|------|
|                     |                   |          | SC-70          | 490                            | 444                           |      |
|                     |                   | Single   | SOT23-5/TSOP-5 | 310                            | 247                           |      |
|                     |                   |          | UDFN6          | 276                            | 239                           |      |
| Junction to Ambient | 0                 |          | Micro8/MSOP8   | 236                            | 167                           | °C/W |
| Thermal Resistance  | $\theta_{\sf JA}$ | Dual     | SOIC-8         | 190                            | 131                           |      |
|                     |                   |          | TSSOP-8        | 253                            | 194                           |      |
|                     |                   |          | SOIC-14        | 130                            | 99                            | 1    |
|                     |                   | Quad     | TSSOP-14       | 178                            | 140                           |      |

- 6. Value based on 1S standard PCB according to JEDEC51-3 with 1.0 oz copper and a 300 mm<sup>2</sup> copper area
- 7. Value based on 1S2P standard PCB according to JEDEC51-7 with 1.0 oz copper and a 100 mm<sup>2</sup> copper area

#### **OPERATING RANGES**

| Parameter                  | Symbol         | Min                   | Max                   | Unit |
|----------------------------|----------------|-----------------------|-----------------------|------|
| Operating Supply Voltage   | V <sub>S</sub> | 1.8                   | 5.5                   | V    |
| Differential Input Voltage | $V_{ID}$       |                       | Vs                    | V    |
| Input Common Mode Range    | $V_{ICM}$      | V <sub>SS</sub> – 0.2 | V <sub>DD</sub> + 0.2 | V    |
| Ambient Temperature        | $T_A$          | -40                   | 125                   | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

**ELECTRICAL CHARACTERISTICS AT V**<sub>S</sub> = 1.8 V T<sub>A</sub> = 25°C; R<sub>L</sub>  $\geq$  10 kΩ; V<sub>CM</sub> = V<sub>OUT</sub> = mid–supply unless otherwise noted. **Boldface** limits apply over the specified temperature range, T<sub>A</sub> = -40°C to 125°C. (Note 8)

| Parameter                            | Symbol                   | Cor                                                  | nditions                                | Min | Тур                 | Max  | Unit   |
|--------------------------------------|--------------------------|------------------------------------------------------|-----------------------------------------|-----|---------------------|------|--------|
| INPUT CHARACTERISTICS                |                          |                                                      |                                         |     |                     |      |        |
| Input Offset Voltage                 | Vos                      |                                                      |                                         |     | 0.5                 | 3.5  | mV     |
|                                      |                          |                                                      | •                                       |     |                     | 4    | mV     |
| Offset Voltage Drift                 | $\Delta V_{OS}/\Delta T$ |                                                      |                                         |     | 1                   |      | μV/°C  |
| Input Bias Current (Note 8)          | I <sub>IB</sub>          |                                                      |                                         |     | 1                   |      | pА     |
|                                      |                          |                                                      | •                                       |     |                     | 1500 | pА     |
| Input Offset Current (Note 8)        | I <sub>OS</sub>          |                                                      |                                         |     | 1                   |      | рА     |
|                                      |                          |                                                      |                                         |     |                     | 1100 | рА     |
| Channel Separation                   | XTLK                     | f =                                                  | = 1 kHz                                 |     | 125                 |      | dB     |
| Differential Input Resistance        | $R_{ID}$                 |                                                      |                                         |     | 10                  |      | GΩ     |
| Common Mode Input Resistance         | R <sub>IN</sub>          |                                                      |                                         |     | 10                  |      | GΩ     |
| Differential Input Capacitance       | C <sub>ID</sub>          |                                                      |                                         |     | 1                   |      | pF     |
| Common Mode Input Capacitance        | C <sub>CM</sub>          |                                                      |                                         |     | 5                   |      | pF     |
| Common Mode Rejection Ratio          | CMRR                     | V <sub>CM</sub> = V <sub>SS</sub> -                  | - 0.2 to V <sub>DD</sub> + 0.2          | 48  | 73                  |      | dB     |
|                                      |                          | V <sub>CM</sub> = V <sub>SS</sub> +                  | + 0.2 to V <sub>DD</sub> – 0.2          | 45  |                     |      | _      |
| OUTPUT CHARACTERISTICS               |                          |                                                      |                                         |     |                     |      | •      |
| Open Loop Voltage Gain               | $A_{VOL}$                |                                                      |                                         | 86  | 120                 |      | dB     |
|                                      |                          |                                                      | •                                       | 80  |                     |      |        |
| Short Circuit Current                | I <sub>SC</sub>          | Output to positiv                                    | re rail, sinking current                |     | 19                  |      | mA     |
|                                      | •                        |                                                      | e rail, sourcing current                |     | 15                  |      |        |
| Output Voltage High                  | $V_{OH}$                 |                                                      | wing from positive rail                 |     | 3                   | 19   | mV     |
|                                      |                          | $V_{OH} = 0$                                         | $V_{OH} = V_{DD} - V_{OUT}$             |     |                     | 20   |        |
| Output Voltage Low                   | $V_{OL}$                 | Voltage output sv                                    | Voltage output swing from negative rail |     | 3                   | 19   | mV     |
|                                      |                          | V <sub>OL</sub> = V <sub>OUT</sub> - V <sub>SS</sub> |                                         |     |                     | 20   |        |
| AC CHARACTERISTICS                   |                          |                                                      |                                         |     |                     |      |        |
| Unity Gain Bandwidth                 | UGBW                     |                                                      |                                         |     | 3                   |      | MHz    |
| Slew Rate at Unity Gain              | SR                       | V <sub>IN</sub> = 1.2                                | Vpp, Gain = 1                           |     | 1.2                 |      | V/μs   |
| Phase Margin                         | $\psi_{m}$               |                                                      |                                         |     | 60                  |      | 0      |
| Gain Margin                          | A <sub>m</sub>           |                                                      |                                         |     | 10                  |      | dB     |
| Settling Time                        | t <sub>S</sub>           | V <sub>IN</sub> = 1.2 Vpp,                           | Settling time to 0.1%                   |     | 2.3                 |      | μs     |
|                                      |                          | Gain = 1                                             | Settling time to 0.01%                  |     | 6                   |      |        |
| Open Loop Output Impedance           | Z <sub>OL</sub>          |                                                      |                                         |     | See<br>Figure<br>25 |      | Ω      |
| NOISE CHARACTERISTICS                |                          |                                                      |                                         |     |                     |      |        |
| Total Harmonic Distortion plus Noise | THD+N                    | V <sub>IN</sub> = 1.2 Vpp                            | o, f = 1 kHz, Av = 1                    |     | 0.005               |      | %      |
| Input Referred Voltage Noise         | e <sub>n</sub>           |                                                      | = 1 kHz                                 |     | 20                  |      | nV/√Hz |
|                                      | •                        | f =                                                  | 10 kHz                                  |     | 15                  |      |        |
| Input Referred Current Noise         | i <sub>n</sub>           | f =                                                  | = 1 kHz                                 |     | 300                 |      | fA/√Hz |
| SUPPLY CHARACTERISTICS               |                          |                                                      |                                         |     | -                   |      | -      |
| Power Supply Rejection Ratio         | PSRR                     | N                                                    | o Load                                  | 67  | 90                  |      | dB     |
|                                      |                          |                                                      |                                         | 64  |                     |      |        |
| Power Supply Quiescent Current       | I <sub>DD</sub>          | Per cha                                              | nnel, no load                           |     | 125                 | 170  | μΑ     |

<sup>8.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization.

**ELECTRICAL CHARACTERISTICS AT V**<sub>S</sub> = **3.3 V**  $T_A = 25^{\circ}\text{C}; \ R_L \ge 10 \ \text{k}Ω; \ V_{CM} = V_{OUT} = \text{mid-supply unless otherwise noted.}$  **Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}\text{C}$  to 125°C. (Note 9)

| Parameter                            | Symbol                   | Со                         | nditions                                  | Min | Тур                 | Max  | Unit   |
|--------------------------------------|--------------------------|----------------------------|-------------------------------------------|-----|---------------------|------|--------|
| INPUT CHARACTERISTICS                |                          |                            |                                           |     |                     |      |        |
| Input Offset Voltage                 | Vos                      |                            |                                           |     | 0.5                 | 3.5  | mV     |
|                                      |                          |                            |                                           |     |                     | 4    | mV     |
| Offset Voltage Drift                 | $\Delta V_{OS}/\Delta T$ |                            |                                           |     | 1                   |      | μV/°C  |
| Input Bias Current (Note 9)          | I <sub>IB</sub>          |                            |                                           |     | 1                   |      | pА     |
|                                      |                          |                            |                                           |     |                     | 1500 | pА     |
| Input Offset Current (Note 9)        | I <sub>OS</sub>          |                            |                                           |     | 1                   |      | pА     |
|                                      |                          |                            |                                           |     |                     | 1100 | pА     |
| Channel Separation                   | XTLK                     | f =                        | = 1 kHz                                   |     | 125                 |      | dB     |
| Differential Input Resistance        | R <sub>ID</sub>          |                            |                                           |     | 10                  |      | GΩ     |
| Common Mode Input Resistance         | R <sub>IN</sub>          |                            |                                           |     | 10                  |      | GΩ     |
| Differential Input Capacitance       | C <sub>ID</sub>          |                            |                                           |     | 1                   |      | pF     |
| Common Mode Input Capacitance        | C <sub>CM</sub>          |                            |                                           |     | 5                   |      | pF     |
| Common Mode Rejection Ratio          | CMRR                     | $V_{CM} = V_{SS}$          | – 0.2 to V <sub>DD</sub> + 0.2            | 53  | 76                  |      | dB     |
|                                      |                          | $V_{CM} = V_{SS}$          | + 0.2 to V <sub>DD</sub> – 0.2            | 48  |                     |      |        |
| OUTPUT CHARACTERISTICS               |                          |                            |                                           |     |                     |      |        |
| Open Loop Voltage Gain               | $A_{VOL}$                |                            |                                           | 90  | 120                 |      | dB     |
|                                      |                          |                            |                                           | 86  |                     |      |        |
| Short Circuit Current                | I <sub>SC</sub>          | Output to positive         | ve rail, sinking current                  |     | 19                  |      | mA     |
|                                      |                          | Output to negativ          | Output to negative rail, sourcing current |     | 15                  |      |        |
| Output Voltage High                  | V <sub>OH</sub>          | Voltage output s           | wing from positive rail                   |     | 3                   | 24   | mV     |
|                                      |                          | V <sub>OH</sub> =          | V <sub>DD</sub> – V <sub>OUT</sub>        |     |                     | 25   |        |
| Output Voltage Low                   | $V_{OL}$                 | Voltage output sv          | wing from negative rail                   |     | 3                   | 24   | mV     |
|                                      |                          | V <sub>OL</sub> =          | V <sub>OUT</sub> – V <sub>SS</sub>        |     |                     | 25   |        |
| AC CHARACTERISTICS                   |                          |                            |                                           |     |                     |      |        |
| Unity Gain Bandwidth                 | UGBW                     |                            |                                           |     | 3                   |      | MHz    |
| Slew Rate at Unity Gain              | SR                       | V <sub>IN</sub> = 2.5      | Vpp, Gain = 1                             |     | 1.2                 |      | V/μs   |
| Phase Margin                         | $\psi_{m}$               |                            |                                           |     | 60                  |      | 0      |
| Gain Margin                          | $A_{m}$                  |                            |                                           |     | 10                  |      | dB     |
| Settling Time                        | t <sub>S</sub>           | V <sub>IN</sub> = 2.5 Vpp, | Settling time to 0.1%                     |     | 2.3                 |      | μs     |
|                                      |                          | Gain = 1                   | Settling time to 0.01%                    |     | 3.1                 |      |        |
| Open Loop Output Impedance           | Z <sub>OL</sub>          |                            |                                           |     | See<br>Figure<br>25 |      | Ω      |
| NOISE CHARACTERISTICS                | l. I                     |                            |                                           |     |                     |      | 1      |
| Total Harmonic Distortion plus Noise | THD+N                    | V <sub>IN</sub> = 2.5 Vpr  | o, f = 1 kHz, Av = 1                      |     | 0.005               |      | %      |
| Input Referred Voltage Noise         | e <sub>n</sub>           |                            | = 1 kHz                                   |     | 20                  |      | nV/√Hz |
|                                      |                          | f =                        | : 10 kHz                                  |     | 15                  |      |        |
| Input Referred Current Noise         | i <sub>n</sub>           | f =                        | = 1 kHz                                   |     | 300                 |      | fA/√Hz |
| SUPPLY CHARACTERISTICS               |                          |                            | _                                         |     |                     |      |        |
| Power Supply Rejection Ratio         | PSRR                     | N                          | o Load                                    | 67  | 90                  |      | dB     |
|                                      |                          |                            |                                           | 64  |                     |      | 1      |
| Power Supply Quiescent Current       | I <sub>DD</sub>          | Per cha                    | innel, no load                            |     | 135                 | 180  | μΑ     |

 $<sup>9. \ \</sup> Performance \ guaranteed \ over the \ indicated \ operating \ temperature \ range \ by \ design \ and/or \ characterization.$ 

**ELECTRICAL CHARACTERISTICS AT V**<sub>S</sub> = **5.5 V** T<sub>A</sub> = 25°C; R<sub>L</sub>  $\geq$  10 kΩ; V<sub>CM</sub> = V<sub>OUT</sub> = mid–supply unless otherwise noted. **Boldface** limits apply over the specified temperature range, T<sub>A</sub> = -40°C to 125°C. (Note 10)

|                                        | 1                        |                           |                                    |             |              |      | 1          |
|----------------------------------------|--------------------------|---------------------------|------------------------------------|-------------|--------------|------|------------|
| Parameter                              | Symbol                   | Со                        | nditions                           | Min         | Тур          | Max  | Unit       |
| INPUT CHARACTERISTICS                  |                          |                           |                                    |             |              |      |            |
| Input Offset Voltage                   | Vos                      |                           |                                    |             | 0.5          | 3.5  | mV         |
|                                        |                          |                           |                                    |             |              | 4    | mV         |
| Offset Voltage Drift                   | $\Delta V_{OS}/\Delta T$ |                           |                                    |             | 1            |      | μV/°C      |
| Input Bias Current (Note 10)           | I <sub>IB</sub>          |                           |                                    |             | 1            |      | pА         |
|                                        |                          |                           |                                    |             |              | 1500 | pА         |
| Input Offset Current (Note 10)         | Ios                      |                           |                                    |             | 1            |      | pА         |
|                                        |                          |                           |                                    |             |              | 1100 | pА         |
| Channel Separation                     | XTLK                     | f :                       | = 1 kHz                            |             | 125          |      | dB         |
| Differential Input Resistance          | R <sub>ID</sub>          |                           |                                    |             | 10           |      | GΩ         |
| Common Mode Input Resistance           | R <sub>IN</sub>          |                           |                                    |             | 10           |      | GΩ         |
| Differential Input Capacitance         | C <sub>ID</sub>          |                           |                                    |             | 1            |      | pF         |
| Common Mode Input Capacitance          | C <sub>CM</sub>          |                           |                                    |             | 5            |      | pF         |
| Common Mode Rejection Ratio            | CMRR                     |                           | – 0.2 to V <sub>DD</sub> + 0.2     | 55          | 79           |      | dB         |
|                                        |                          | $V_{CM} = V_{SS}$         | + 0.2 to V <sub>DD</sub> – 0.2     | 51          |              |      |            |
| OUTPUT CHARACTERISTICS                 |                          |                           |                                    |             |              |      |            |
| Open Loop Voltage Gain                 | A <sub>VOL</sub>         |                           |                                    | 90          | 120          |      | dB         |
|                                        |                          |                           |                                    | 86          |              |      |            |
| Short Circuit Current                  | I <sub>SC</sub>          | Output to positive        | ve rail, sinking current           |             | 19           |      | mA         |
|                                        |                          | <u> </u>                  | e rail, sourcing current           |             | 15           |      |            |
| Output Voltage High                    | V <sub>OH</sub>          |                           | wing from positive rail            |             | 3            | 24   | mV         |
|                                        |                          | V <sub>OH</sub> =         | V <sub>DD</sub> – V <sub>OUT</sub> |             |              | 25   |            |
| Output Voltage Low                     | $V_{OL}$                 | Voltage output s          | wing from negative rail            |             | 3            | 24   | mV         |
|                                        |                          | v <sub>OL</sub> =         | V <sub>OUT</sub> - V <sub>SS</sub> |             |              | 25   |            |
| AC CHARACTERISTICS                     |                          |                           | _                                  |             |              |      | _          |
| Unity Gain Bandwidth                   | UGBW                     |                           |                                    |             | 3            |      | MHz        |
| Slew Rate at Unity Gain                | SR                       | V <sub>IN</sub> = 5       | Vpp, Gain = 1                      |             | 1.2          |      | V/μs       |
| Phase Margin                           | ψm                       |                           |                                    |             | 60           |      | 0          |
| Gain Margin                            | A <sub>m</sub>           |                           |                                    |             | 10           |      | dB         |
| Settling Time                          | t <sub>S</sub>           | $V_{IN} = 5 \text{ Vpp},$ | Settling time to 0.1%              |             | 2.3          |      | μs         |
|                                        |                          | Gain = 1                  | Settling time to 0.01%             |             | 3.1          |      |            |
| Open Loop Output Impedance             | Z <sub>OL</sub>          |                           |                                    |             | See          |      | Ω          |
|                                        |                          |                           |                                    |             | Figure<br>25 |      |            |
| NOISE CHARACTERISTICS                  | 1                        |                           |                                    |             |              |      | <u> </u>   |
| Total Harmonic Distortion plus Noise   | THD+N                    | V <sub>IN</sub> = 5 Vpp.  | f = 1 kHz, Av = 1                  |             | 0.005        |      | %          |
| Input Referred Voltage Noise           | e <sub>n</sub>           |                           | = 1 kHz                            |             | 20           |      | nV/√Hz     |
|                                        | <sup>-</sup> "           |                           | : 10 kHz                           |             | 15           |      | 1,         |
| Input Referred Current Noise           | i <sub>n</sub>           |                           | = 1 kHz                            |             | 300          |      | fA/√Hz     |
| SUPPLY CHARACTERISTICS                 | ı 'n [                   |                           | . 141 Ma                           |             | 550          |      | 17 9 11 12 |
| Power Supply Rejection Ratio           | PSRR                     | N                         | lo Load                            | 67          | 90           |      | dB         |
|                                        |                          |                           |                                    | 64          |              |      | †          |
| Power Supply Quiescent Current         | I <sub>DD</sub>          | Per cha                   | nnel, no load                      |             | 140          | 200  | μА         |
| 10. Performance guaranteed over the in |                          |                           | ·                                  | otori-otic: |              | _50  | μ          |

10. Performance guaranteed over the indicated operating temperature range by design and/or characterization.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A$  = 25°C,  $R_L$   $\geq$  10 k $\Omega$ ,  $V_{CM}$  =  $V_{OUT}$  = mid-supply unless otherwise specified



180 160 SUPPLY CURRENT (µA)  $V_S = 5.5 V$ 140 120  $V_S = 3.3 \text{ V}$ 100  $V_S$ = 1.8 V80 -40 20 40 60 80 -20 0 100 120 140 TEMPERATURE (°C)

Figure 2. Quiescent Current per Channel vs. Supply Voltage

Figure 3. Quiescent Current vs. Temperature





Figure 4. Offset Voltage vs. Supply Voltage

Figure 5. Offset Voltage vs. Temperature

180





Figure 6. Offset Voltage vs. Common Mode Voltage

Figure 7. Open-loop Gain and Phase Margin vs. Frequency

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A$  = 25°C,  $R_L$   $\geq$  10 k $\Omega$ ,  $V_{CM}$  =  $V_{OUT}$  = mid-supply unless otherwise specified



Figure 8. Phase Margin vs. Capacitive Load



Figure 9. THD + N vs. Output Voltage



Figure 10. THD + N vs. Frequency



Figure 11. Input Voltage Noise vs. Frequency



Figure 12. Input Current Noise vs. Frequency



Figure 13. PSRR vs. Frequency

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A$  = 25°C,  $R_L$   $\geq$  10 k $\Omega$ ,  $V_{CM}$  =  $V_{OUT}$  = mid-supply unless otherwise specified



Figure 14. CMRR vs. Frequency

Figure 15. Output Voltage High to Rail



Figure 16. Output Voltage Low to Rail

15pf

100pf

0.100

0.075

0.050

O.025 OCTAGE O.025 O-0.025

-0.050

-0.075 -0.100 -2

**Transient Response** 1.5 VS = 5.5V RL = 10k 1.0 AV1 0.5 VOLTAGE (V) 0 -0.5 -1.00 1 2 3 5 6 -1 TIME (μs)

TIME (µs) Figure 18. Inverting Small Signal Transient Response

3

4 5

2

1

0

Figure 19. Non-Inverting Large Signal **Transient Response** 

8

VS = 5.5V

RL = 10k AV-1

6

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A$  = 25°C,  $R_L$   $\geq$  10 k $\Omega$ ,  $V_{CM}$  =  $V_{OUT}$  = mid-supply unless otherwise specified



600 500 400 CURRENT (pA)  $I_{IB+}$ 300  $I_{IB-}$ 200 100 los 0 -100 -20 20 40 60 80 120 140 -40 0 100 TEMPERATURE (°C)

Figure 20. Inverting Large Signal Transient Response

Figure 21. Input Bias and Offset Current vs. Temperature





Figure 22. Input Bias Current vs. Common Mode Voltage

Figure 23. 0.1 Hz to 10 Hz Noise





Figure 24. Channel Separation vs. Frequency

Figure 25. Open Loop Output Impedance vs. Frequency

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A$  = 25°C,  $R_L \ge$  10 kΩ,  $V_{CM}$  =  $V_{OUT}$  = mid-supply unless otherwise specified



Figure 26. Slew Rate vs. Temperature

#### **Application Information**

The NCS/NCV20061/2/4 family of operational amplifiers is manufactured using ON Semiconductor's CMOS process. Products in this class are general purpose, unity–gain stable amplifiers and include single, dual and quad configurations.

#### Rail-to-Rail Input with No Phase Reversal

The NCS operational amplifiers are designed to prevent phase reversal or any similar issues when the input pins potential exceed the supply voltages by up to 100 mV. Figure 6 shows the input voltage exceeding the supply limits.

The input stage of the NCS/NCV 20061/2/4 family consists of two differential CMOS input stages connected in parallel: the first is constructed using paired PMOS devices and it operates at low common mode input voltages (VCM); the second stage is build using paired NMOS devices to operate at high VCM. The transition between the two input stages occurs at a common mode input voltage of approximately VDD–1.3V and it is visible in Figure 6 (Offset vs. VCM).

#### Limiting input voltages

In order to prevent damage and/or improper operation of these amplifiers, the application circuit must never expose the input pins to voltages or currents higher than the Absolute Maximum Ratings.

The internal ESD structure includes special diodes to protect the input stages while maintaining a low Input Bias (IIB) current. The input protection circuitry clamp the inputs when the signals applied exceed more than one diode drop

below VSS or one diode drop above VDD. Very fast ESD events (within the limits specified) trigger the protection structure so the operational amplifier is not damaged.

However, in some applications, it can be necessary to prevent excessive voltages from reaching the operational amplifier inputs by adding external clamp diodes. A possible solution is presented in Figure 27, where the four low-drop fast diodes (Shottky preferred) are used in parallel with the internal structure to divert the excessive energy to the supply rails where it can be easily dissipated or absorbed by the supply capacitors. The application designer should also take into account that these external diodes add leakage currents and parasitic capacitance that must be considered when evaluating the end-to-end performance of the amplifier stage.

#### Limiting input currents

In order to prevent damage/ improper operation of these amplifiers, the application circuit must limit the currents flowing in and out of the input pins. A possible solution is presented in Figure 27 by means of the two added series resistors. The minimum value for R\_IN- and R\_IN+ should be calculated using Ohm's Law so they limit the input pin currents to less than the absolute maximum values specified. The application designer should take into account that these resistors also add parasitic inductance that must be considered when evaluating performance.

Combining the current limiting resistors with the voltage limiting diodes creates a solid input protection structure, that can be used to insure reliable operation of the amplifier even in the hardest conditions.



Figure 27. Typical Protection of the Operational Amplifier Inputs

#### Rail-to-Rail Output

The maximum output voltage swing is dependent of the particular output load. According to the specification, the output can reach within 25 mV of either supply rail when load resistance is 10 k $\Omega$  Figure 15 and Figure 16 shows the load drive capabilities of the part under different conditions. Output current is internally limited to 15 mA typ.

#### **Capacitive Loads**

Driving capacitive loads can create stability problems for voltage feedback opamps, as it is a known possible cause for:

- degraded phase margin
- lowered bandwidth
- gain peaking of the frequency response
- overshoot and ringing of the step response.

While the NCS/NCV20061/2/4 family of opamps are capable of driving capacitive loads up to 100pF, adding a small resistor in series to the output (R\_ISO in Figure 28) will increase the feedback loop's phase margin. This leads to higher stability by making the equivalent load more resistive at high frequencies.



Figure 28. Driving Capacitive Loads

Simulating the application with ON Semiconductor's P-SPICE models is a good starting point for selecting the isolation resistor's value, and then bench testing the frequency and step response can be used to fine-tune the value according to the desired characteristic.

#### **Unity Gain Bandwidth**

Interfacing a high impedance sensor's output to a relatively low-impedance ADC input usually requires an intermediate stage to avoid unwanted interference of the two devices, and this stage needs to have a high input impedance, a low output impedance and high output current.

The unity gain buffer is recommended here (Figure 29). The ADC's internal sampling capacitor requires a buffer front-end to recharge it faster than the sampling time, and this problem is even worse if more channels are sampled by the same ADC using an internal multiplexer. In order to achieve a settling time shorter than the multiplexed sampling rate, an RC stage is recommended between the buffer and the ADC input. The R resistor's value should be low enough to charge the capacitor quickly, but at the same time large enough to isolate the capacitive load from the opamp's output to preserve phase margin. When transients are generated by the sensor's output, first the two opamp's inputs see a high differential voltage between them, then the output settles and brings the inverting input back to the correct voltage.

To successfully accommodate for example a 0.1 V to 4 V sensor signal, the opamp's differential input range of the NCS(V) 20061/2/4 series is close to the supply range VDD-VSS, and the output will match the input. The differential input voltage is limited only by the ESD protection structure and not by back-to-back diodes between inputs.



Figure 29. Unity Gain Buffer Stage for Sampling with ADC

#### **Power Supply Bypassing**

For AC, the power supply pins (VDD and VSS for split supply, VDD for single supply) should be bypassed locally with a quality capacitor in the range of 100 nF (ceramics are recommended for their low ESR and good high frequency response) as close as possible to the opamp's supply pins.

For DC, a bulk capacitor in the range of 1 µF within inches distance from the opamp can provide the increased currents required to drive higher loads.

#### **Unused Operational Amplifiers**

Occasionally not all the opamps offered in the quad packages are needed for a specific application. They can be connected as "buffering ground" as shown in Figure 30, a solution that does not need any extra parts. Connecting them differently (inputs split to rails, left floating, etc.) can sometimes cause unwanted oscillation, crosstalk, increased current consumption, or add noise to the supply rails.



Figure 30. Unused Operational Amplifiers

#### **PCB Surface Leakage**

The Printed Circuit Board's surface leakage effects should be estimated if the lowest possible input bias current is critical. Dry environment surface current increases further when the board is exposed to humidity, dust or chemical contamination. For harsh environment conditions, protecting the entire board surface (with all the exposed metal pins and soldered areas) is advised. Conformal coating or potting the board in resin proves effective in most cases.

An alternate solution for reduced leakage is the use of guard rings around sensitive pins and pads. A proper guard ring should have low impedance and be biased to the same voltage as the sensitive pin so no current flows in between.

For an inverting amplifier, the non-inverting input is usually connected to supply's ground (or virtual ground at half the rail voltage in single supply applications) so it can represent a good ring solution. When routing the PCB traces, create a closed perimeter around the inverting input pad (which carries the signal) and connect it to the non-inverting input.

For a non-inverting amplifier, use a similarly shaped (rectangle or circle) copper trace around the non-inverting input pad (which carries the signal) and connect it to the inverting input pin, which presents a much lower impedance thanks to the feedback network.

#### **PCB Routing Recommendations**

Even when some operational amplifier is expected to amplify only the useful DC signal, it can also pick some high frequency noise altogether and amplify it accordingly, if the design allows it. In order to reach the specified operational amplifier parameters and to avoid high frequency interference issues, it is recommended that the PCB layout respects some basic guidelines:

- A dedicated layer for the ground plane should be used whenever possible and all supply decoupling capacitors should connect to it by vias.
- Copper traces should be as short as possible.
- High current paths should not be shared by small signal or low current traces.
- If present, switching power supply blocks should be kept away from the analog sensitive areas to avoid potential conducted and radiated noise issues.
- When different circuit taxonomies share the same board, it is recommended to keep separated the power areas, the digital areas and the small signal analog areas. Small-signal parts in the signal path should be placed as close as possible to the opamp's input pins.
- Metal shielding the sensitive areas and the "offender" blocks may be required in some cases.

In a sensitive application, a good PCB design can take longer but it will save troubleshooting time.

#### **Applications Example**

#### Second Order Active Low Pass Filter

Using an opamp with a low input bias current allows the use of higher value resistors and smaller capacitors for the same filter application. As a trade-off for the increased impedance and lower consumption obtained, the higher value resistors may also bring higher noise and sensibility to board contamination, and possibly frequency response changes (the increased R\*C time constant due to parasitic capacitances can change the gain vs. frequency plot).

An example of an active low-pass filter using the NCS2006x operational amplifier can be found in Figure 31. The filter's 3 dB Bandwidth is approximately 25 KHz, followed by a -40 dB/dec roll-off as in Figure 32. Such filters with flat response in the sampled signal band are recommended as a front-end for ADC's to avoid aliasing.



Figure 31. Second Order Active Low Pass Filter



Figure 32. Filter's Frequency Response

Using the P-SPICE models provided by ON Semiconductor is recommended as a starting point for component selection, and then values can be further fine-tuned during bench testing the application.

Micro8 is a trademark of International Rectifier





#### SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE L

**DATE 17 JAN 2013** 

#### SCALE 2:1







#### **SOLDER FOOTPRINT**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
- 419A-01 OBSOLETE. NEW STANDARD 419A-02.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE

|     | INCHES    |       | MILLIN | IETERS |
|-----|-----------|-------|--------|--------|
| DIM | MIN       | MAX   | MIN    | MAX    |
| Α   | 0.071     | 0.087 | 1.80   | 2.20   |
| В   | 0.045     | 0.053 | 1.15   | 1.35   |
| С   | 0.031     | 0.043 | 0.80   | 1.10   |
| D   | 0.004     | 0.012 | 0.10   | 0.30   |
| G   | 0.026     | BSC   | 0.65   | BSC    |
| Н   |           | 0.004 |        | 0.10   |
| J   | 0.004     | 0.010 | 0.10   | 0.25   |
| K   | 0.004     | 0.012 | 0.10   | 0.30   |
| N   | 0.008 REF |       | 0.20   | REF    |
| S   | 0.079     | 0.087 | 2.00   | 2.20   |

#### **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This infomration is generic. Please refer to device data sheet for actual part marking.

STYLE 5: PIN 1. CATHODE 2. COMMON ANODE 3. CATHODE 2 4. CATHODE 3

5. CATHODE 4

| STYLE 1:              | STYLE 2:     | STYLE 3:                                                       | STYLE 4:        |
|-----------------------|--------------|----------------------------------------------------------------|-----------------|
| PIN 1. BASE           | PIN 1. ANODE | PIN 1. ANODE 1                                                 | PIN 1. SOURCE 1 |
| 2. EMITTER            | 2. EMITTER   | 2. N/C                                                         | 2. DRAIN 1/2    |
| 3. BASE               | 3. BASE      | 3. ANODE 2                                                     | 3. SOURCE 1     |
| 4. COLLECTOR          | 4. COLLECTOR | 4. CATHODE 2                                                   | 4. GATE 1       |
| 5. COLLECTOR          | 5. CATHODE   | 5. CATHODE 1                                                   | 5. GATE 2       |
| STYLE 6:              | STYLE 7:     | STYLE 8: PIN 1. CATHODE 2. COLLECTOR 3. N/C 4. BASE 5. EMITTER | STYLE 9:        |
| PIN 1. EMITTER 2      | PIN 1. BASE  |                                                                | PIN 1. ANODE    |
| 2. BASE 2             | 2. EMITTER   |                                                                | 2. CATHODE      |
| 3. EMITTER 1          | 3. BASE      |                                                                | 3. ANODE        |
| 4. COLLECTOR          | 4. COLLECTOR |                                                                | 4. ANODE        |
| 5. COLLECTOR 2/BASE 1 | 5. COLLECTOR |                                                                | 5. ANODE        |

| DOCUMENT NUMBER: |                           | Electronic versions are uncontrolle                                  | •           |
|------------------|---------------------------|----------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except |             |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                            |             |
| DESCRIPTION:     | SC-88A (SC-70-5/SOT-353)  |                                                                      | PAGE 1 OF 2 |



| <b>DOCUMENT</b> | NUMBER: |
|-----------------|---------|
| 08ASB42084      | R       |

PAGE 2 OF 2

| ISSUE | REVISION                                                                                                     | DATE        |
|-------|--------------------------------------------------------------------------------------------------------------|-------------|
| С     | CONVERTED FROM PAPER DOCUMENT TO ELECTRONIC. REQ. BY N LAFEB-RE.                                             | 20 JUN 1998 |
| D     | CONVERTED FROM MOTOROLA TO ON SEMICONDUCTOR. ADDED STYLE 5. REQ. BY E. KIM.                                  | 24 JUL 2000 |
| Е     | ADDED STYLES 6 & 7. REQ. BY S. BACHMAN.                                                                      | 03 AUG 2000 |
| F     | DELETED DIMENSION V, WAS 0.3-0.44MM/0.012-0.016IN. REQ. BY G. KWONG.                                         | 14 JUN 2001 |
| G     | ADDED STYLE 8, REQ. BY S. CHANG; ADDED STYLE 9, REQ. BY S. BACHMAN; ADDED NOTE 4, REQ. BY S. RIGGS           | 25 JUN 2003 |
| Н     | CHANGED STYLE 6. REQ. BY C. LIM                                                                              | 28 APR 2005 |
| J     | CHANGED TITLE DESCRIPTION. REQ. BY B. LOFTS.                                                                 | 31 AUG 2005 |
| K     | CORRECTED TITLE AND DESCRIPTION TO SC-88A (SC-70-5/SOT-353). CORRECTED MARKING DIAGRAM. REQ. BY D. TRUHITTE. | 13 JUL 2010 |
| L     | ADDED SOLDER FOOTPRINT. REQ. BY I. MARIANO.                                                                  | 17 JAN 2013 |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       |                                                                                                              |             |
|       | <u> </u>                                                                                                     |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.



TSOP-5 **CASE 483** ISSUE M

**DATE 17 MAY 2016** 









#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH
  THICKNESS. MINIMUM LEAD THICKNESS IS THE
  MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. OPTIONAL CONSTRUCTION: AN ADDITIONAL
- TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 2.85        | 3.15 |  |
| В   | 1.35        | 1.65 |  |
| C   | 0.90        | 1.10 |  |
| D   | 0.25        | 0.50 |  |
| G   | 0.95 BSC    |      |  |
| Н   | 0.01        | 0.10 |  |
| J   | 0.10        | 0.26 |  |
| K   | 0.20        | 0.60 |  |
| М   | 0 °         | 10 ° |  |
| S   | 2.50        | 3.00 |  |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***





XXX = Specific Device Code XX = Specific Device Code

= Assembly Location = Date Code = Year = Pb-Free Package

= Work Week W

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ARB18753C | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSOP-5      |                                                                                                                                                                                  | PAGE 1 OF 1 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



# UDFN6 1.6x1.6, 0.5P

**DATE 26 OCT 2007** 

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION & APPLIES TO PLATED TERMINAL
  AND IS MEASURED BETWEEN 0.15 AND
- 0.30 mm FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | <b>MILLIMETERS</b> |      |  |  |
|-----|--------------------|------|--|--|
| DIM | MIN                | MAX  |  |  |
| Α   | 0.45               | 0.55 |  |  |
| A1  | 0.00               | 0.05 |  |  |
| A3  | 0.13               | REF  |  |  |
| b   | 0.20 0.30          |      |  |  |
| D   | 1.60 BSC           |      |  |  |
| E   | 1.60 BSC           |      |  |  |
| е   | 0.50               | BSC  |  |  |
| D2  | 1.10               | 1.30 |  |  |
| E2  | 0.45               | 0.65 |  |  |
| K   | 0.20               |      |  |  |
| L   | 0.20               | 0.40 |  |  |
| L1  | 0.00               | 0.15 |  |  |

#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

M = Date Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.



DIMENSIONS: MILLIMETERS

0.32

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON25711D               | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | 6 PIN UDFN, 1.6X1.6, 0.5P |                                                                                                                                                                                | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

0.50 PITCH



SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | INC       | HES   |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| С   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

= Wafer Lot = Year = Work Week

= Pb-Free Package



XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                   | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

## DATE 16 FEB 2011

| STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE  STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1  STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2                                                                                                                                                                                                                                                                                                                                                   | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND                                                                                                                                                                | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd  STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND                                                                                                                                                                                                                                                        | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PIN 1. SOURCE<br>2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6. BIAS 2<br>7. INPUT<br>8. GROUND                                                                                                                                                                                                                                                                 | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                                                                                                                                                              | STYLE 15:  PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                                                                                                                                                          | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND                                                                                                                                          | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                                                                                                                                                             | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                    | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. I/O LINE 1 2. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 5 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. I/O LINE 5 8. COMMON ANODE/GND 8. SOURCE 9. II. ILIMIT 9. SOURCE 1. SOURCE 1. SOURCE 1. SOURCE 2. SOURCE 1 2. SOURCE 1 3. GATE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON 8. CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 4 7. (/O LINE 5 8. COMMON ANODE/GND 8. LINE 2 OUT 9. COMMON ANODE/GND 8. LINE 1 OUT  STYLE 26: PIN 1. GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 27: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 28: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. COMM |

| DOCUMENT NUMBER: | 98ASB42564B | 42564B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|----------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                        | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIMETERS |      | INC   | HES   |
|-----|-------------|------|-------|-------|
| DIM | MIN         | MAX  | MIN   | MAX   |
| Α   | 1.35        | 1.75 | 0.054 | 0.068 |
| A1  | 0.10        | 0.25 | 0.004 | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008 | 0.010 |
| b   | 0.35        | 0.49 | 0.014 | 0.019 |
| D   | 8.55        | 8.75 | 0.337 | 0.344 |
| Е   | 3.80        | 4.00 | 0.150 | 0.157 |
| е   | 1.27 BSC    |      | 0.050 | BSC   |
| Н   | 5.80        | 6.20 | 0.228 | 0.244 |
| h   | 0.25        | 0.50 | 0.010 | 0.019 |
| L   | 0.40        | 1.25 | 0.016 | 0.049 |
| M   | 0 °         | 7°   | 0 °   | 7°    |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator. "G" or microdot " ■". may or may not be present.

# - 6.50 -14X

**SOLDERING FOOTPRINT\*** 



DIMENSIONS: MILLIMETERS

C SEATING PLANE

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### SOIC-14 CASE 751A-03 ISSUE L

## DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



#### Micro8 CASE 846A-02 ISSUE K

**DATE 16 JUL 2020** 









#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F.
- DATUMS A AND B ARE TO BE DETERMINED AT DATUM F.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.



MOUNTING FOOTPRINT

| DIM   | MILLIMETERS |      |      |
|-------|-------------|------|------|
| ויונע | MIN.        | N□M. | MAX. |
| Α     | -           | -    | 1.10 |
| A1    | 0.05        | 0.08 | 0.15 |
| b     | 0.25        | 0.33 | 0.40 |
| c     | 0.13        | 0.18 | 0.23 |
| D     | 2.90        | 3.00 | 3.10 |
| Ε     | 2.90        | 3.00 | 3.10 |
| е     | 0.65 BSC    |      |      |
| HE    | 4.75        | 4.90 | 5.05 |
| L     | 0.40        | 0.55 | 0.70 |

#### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code Α = Assembly Location

Υ = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 | STYLE 2:        | STYLE 3:        |
|--------------------------|-----------------|-----------------|
| PIN 1. SOURCE            | PIN 1. SOURCE 1 | PIN 1. N-SOURCE |
| <ol><li>SOURCE</li></ol> | 2. GATE 1       | 2. N-GATE       |
| <ol><li>SOURCE</li></ol> | 3. SOURCE 2     | 3. P-SOURCE     |
| <ol><li>GATE</li></ol>   | 4. GATE 2       | 4. P-GATE       |
| <ol><li>DRAIN</li></ol>  | 5. DRAIN 2      | 5. P-DRAIN      |
| <ol><li>DRAIN</li></ol>  | 6. DRAIN 2      | 6. P-DRAIN      |
| 7. DRAIN                 | 7. DRAIN 1      | 7. N-DRAIN      |
| 8. DRAIN                 | 8. DRAIN 1      | 8. N-DRAIN      |
|                          |                 |                 |

| DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | MICRO8      |                                                                                                                                            | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



**DATE 17 FEB 2016** 

- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY.
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.50        | 0.60 | 0.020     | 0.024 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252     | BSC   |
| М   | 0°          | 8 °  | 0 °       | 8 °   |

#### **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot ٧ = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| <b>—</b>      | 7.06                                             |
|---------------|--------------------------------------------------|
| 1             |                                                  |
|               |                                                  |
|               |                                                  |
|               | <del> </del>                                     |
|               | 0.65                                             |
| , <u> </u>    | <b>→ →</b> • • • • • • • • • • • • • • • • • • • |
| 14X           | <del></del>                                      |
| 0.36 14X 1.26 | DIMENSIONS: MILLIMETERS                          |

**SOLDERING FOOTPRINT** 

| DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-14 WB |                                                                                                                                               | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





TSSOP-8 CASE 948S-01 ISSUE C

**DATE 20 JUN 2008** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
- 714.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH.
  PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- (0.006) PEH SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE
- 5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS        |      | INCHES    |       |
|-----|--------------------|------|-----------|-------|
| DIM | MIN                | MAX  | MIN       | MAX   |
| Α   | 2.90               | 3.10 | 0.114     | 0.122 |
| В   | 4.30               | 4.50 | 0.169     | 0.177 |
| С   |                    | 1.10 |           | 0.043 |
| D   | 0.05               | 0.15 | 0.002     | 0.006 |
| F   | 0.50               | 0.70 | 0.020     | 0.028 |
| G   | 0.65 BSC           |      | 0.026 BSC |       |
| J   | 0.09               | 0.20 | 0.004     | 0.008 |
| J1  | 0.09               | 0.16 | 0.004     | 0.006 |
| K   | 0.19               | 0.30 | 0.007     | 0.012 |
| K1  | 0.19               | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC 0.252 BSC |      | BSC       |       |
| M   | 0 °                | 80   | 0 °       | 8 °   |

#### **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code = Assembly Location Α

= Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON00697D               | Electronic versions are uncontrolle                                  | •           |
|------------------|---------------------------|----------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except |             |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                            |             |
| DESCRIPTION:     | TSSOP-8                   |                                                                      | PAGE 1 OF 2 |

**DETAIL E** 



DOCUMENT NUMBER: 98AON00697D

PAGE 2 OF 2

| ISSUE | REVISION                                                                                             | DATE        |
|-------|------------------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION.                                                                             | 18 APR 2000 |
| Α     | ADDED MARKING DIAGRAM INFORMATION. REQ. BY V. BASS.                                                  | 13 JAN 2006 |
| В     | CORRECTED MARKING DIAGRAM PIN 1 LOCATION AND MARKING. REQ. BY C. REBELLO.                            | 13 MAR 2006 |
| С     | REMOVED EXPOSED PAD VIEW AND DIMENSIONS P AND P1. CORRECTED MARKING INFORMATION. REQ. BY C. REBELLO. | 20 JUN 2008 |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      | -           |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |
|       |                                                                                                      |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative