# 2.5V 1:5 Dual Differential LVDS Compatible Clock Driver

## Description

The MC100EP210S is a low skew 1-to-5 dual differential driver, designed with LVDS clock distribution in mind. The LVDS or LVPECL input signals are differential and the signal is fanned out to five identical differential LVDS outputs.

The EP210S specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.

Two internal 50  $\Omega$  resistors are provided across the inputs. For LVDS inputs, VTA and VTB pins should be unconnected. For LVPECL inputs, VTA and VTB pins should be connected to the  $V_{TT}$  ( $V_{CC}$  – 2.0 V) supply.

Designers can take advantage of the EP210S performance to distribute low skew LVDS clocks across the backplane or the board.

#### **Features**

- 20 ps Typical Output-to-Output Skew
- 85 ps Typical Device-to-Device Skew
- 550 ps Typical Propagation Delay
- The 100 Series Contains Temperature Compensation
- Maximum Frequency > 1 GHz Typical
- Operating Range:  $V_{CC} = 2.375 \text{ V}$  to 2.625 V with  $V_{EE} = 0 \text{ V}$
- Internal 50 Ω Input Termination Resistors
- LVDS Input/Output Compatible
- These are Pb-Free Devices



# ON Semiconductor®

http://onsemi.com

## MARKING DIAGRAM\*



LQFP-32 FA SUFFIX CASE 873A





QFN32 MN SUFFIX CASE 488AM MCxxx EP210S ALYWG

xxx = 10 or 100 A = Assembly Location

WL, L = Wafer Lot
 YY, Y = Year
 WW, W = Work Week
 G = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



Figure 1. 32-Lead QFN Pinout (Top View)

Warning: All  $V_{\mbox{\footnotesize CC}}$  and  $V_{\mbox{\footnotesize EE}}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. 32-Lead LQFP Pinout (Top View)

**Table 1. PIN DESCRIPTION** 

| PIN                    | FUNCTION                                                                                                                                                                                                                             |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKn, CLKn             | LVDS, LVPECL CLK Inputs*                                                                                                                                                                                                             |
| Qn0:4, Qn0:4           | LVDS Outputs                                                                                                                                                                                                                         |
| VTA                    | 50 $\Omega$ Termination Resistors                                                                                                                                                                                                    |
| VTB                    | 50 $\Omega$ Termination Resistors                                                                                                                                                                                                    |
| V <sub>CC</sub>        | Positive Supply                                                                                                                                                                                                                      |
| V <sub>EE</sub>        | Ground                                                                                                                                                                                                                               |
| EP for QFN-32,<br>only | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to VEE. |

<sup>\*</sup>Under open or floating conditions with input pins converging to a common termination bias voltage the device is susceptible to auto oscillation.



Figure 2. Logic Diagram

**Table 2. ATTRIBUTES** 

| Charact                                                | Value                       |                    |  |  |
|--------------------------------------------------------|-----------------------------|--------------------|--|--|
| ESD Protection                                         | > 2 kV<br>> 100 V<br>> 2 kV |                    |  |  |
| Moisture Sensitivity, Indefinite Tir                   | Pb Pkg                      | Pb-Free Pkg        |  |  |
|                                                        | Level 2                     | Level 2<br>Level 1 |  |  |
| Flammability Rating                                    | UL 94 V-0                   | @ 0.125 in         |  |  |
| Transistor Count                                       | 461 D                       | evices             |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                             |                    |  |  |

<sup>1.</sup> For additional information, refer to Application Note AND8003/D.

Table 3. MAXIMUM RATINGS

| Symbol            | Parameter                                | Condition 1             | Condition 2        | Rating      | Unit         |
|-------------------|------------------------------------------|-------------------------|--------------------|-------------|--------------|
| V <sub>CC</sub>   | Power Supply                             | V <sub>EE</sub> = 0 V   |                    | 6           | V            |
| V <sub>EE</sub>   | Power Supply (GND)                       | V <sub>CC</sub> = 2.5 V |                    | -6          | V            |
| VI                | LVDS, LVPECL Input Voltage               | V <sub>EE</sub> = 0 V   | $V_I \le V_{CC}$   | 6           | V            |
| l <sub>out</sub>  | Output Current                           | Continuous<br>Surge     |                    | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>    | Operating Temperature Range              |                         |                    | -40 to +85  | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                |                         |                    | -65 to +150 | °C           |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm      | 32 LQFP<br>32 LQFP | 80<br>55    | °C/W<br>°C/W |
| θ <sub>JC</sub>   | Thermal Resistance (Junction-to-Case)    | Standard Board          | 32 LQFP            | 12 to 17    | °C/W         |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm      | QFN-32<br>QFN-32   | 31<br>27    | °C/W<br>°C/W |
| θ <sub>JC</sub>   | Thermal Resistance (Junction-to-Case)    | 2S2P                    | QFN-32             | 12          | °C/W         |
| T <sub>sol</sub>  | Wave Solder Pb Pb-Free                   |                         |                    | 265<br>265  | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 4. DC CHARACTERISTICS V<sub>CC</sub> = 2.5 V, V<sub>EE</sub> = 0 V (Note 2)

|                    |                                                                                  | -40°C        |      | 25°C       |              |      | 85°C       |              |      |            |      |
|--------------------|----------------------------------------------------------------------------------|--------------|------|------------|--------------|------|------------|--------------|------|------------|------|
| Symbol             | Characteristic                                                                   | Min          | Тур  | Max        | Min          | Тур  | Max        | Min          | Тур  | Max        | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                             |              | 150  | 200        |              | 150  | 200        |              | 150  | 200        | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 3)                                                     |              | 1400 | 1550       | 1250         | 1400 | 1550       | 1250         | 1400 | 1550       | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 3)                                                      |              | 950  | 1100       | 800          | 950  | 1100       | 800          | 950  | 1100       | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) |              |      | 2.5        | 1.2          |      | 2.5        | 1.2          |      | 2.5        | V    |
| R <sub>T</sub>     | Internal Termination Resistor                                                    |              |      | 57         | 43           | 50   | 57         | 43           |      | 57         | Ω    |
| I <sub>IH</sub>    | Input HIGH Current                                                               |              |      | 150        |              |      | 150        |              |      | 150        | μΑ   |
| I <sub>IL</sub>    | Input LOW Current CLK                                                            | -150<br>-150 |      | 150<br>150 | -150<br>-150 |      | 150<br>150 | -150<br>-150 |      | 150<br>150 | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 2. Input and output parameters vary 1:1 with V<sub>CC</sub>.
- 3. All loading with 100  $\Omega$  across LVDS differential outputs.
- 4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

Table 5. AC CHARACTERISTICS  $V_{CC} = 2.375$  to 2.625 V,  $V_{EE} = 0$  V (Note 5)

|                                      |                                                                                     | -40°C |                | 25°C             |     |                | 85°C             |     |                |                  |      |
|--------------------------------------|-------------------------------------------------------------------------------------|-------|----------------|------------------|-----|----------------|------------------|-----|----------------|------------------|------|
| Symbol                               | Characteristic                                                                      | Min   | Тур            | Max              | Min | Тур            | Max              | Min | Тур            | Max              | Unit |
| f <sub>maxLVDS/</sub><br>LVPECL      | Maximum Frequency<br>(See Figure 2. F <sub>max</sub> /JITTER)                       |       | > 1            |                  |     | > 1            |                  |     | > 1            |                  | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay                                                                   | 425   | 525            | 625              | 450 | 550            | 650              | 475 | 575            | 675              | ps   |
| t <sub>skew</sub>                    | Within–Device Skew (Note 6) Device–to–Device Skew (Note 7) Duty Cycle Skew (Note 8) |       | 20<br>85<br>80 | 25<br>160<br>100 |     | 20<br>85<br>80 | 25<br>160<br>100 |     | 20<br>85<br>80 | 35<br>160<br>100 | ps   |
| t <sub>JITTER</sub>                  | RMS Random Clock Jitter                                                             |       | 0.2            | < 1              |     | 0.2            | < 1              |     | 0.2            | < 1              | ps   |
| V <sub>PP</sub>                      | Minimum Input Swing                                                                 | 150   | 800            | 1200             | 150 | 800            | 1200             | 150 | 800            | 1200             | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time (20%-80%)                                                     | 50    | 130            | 200              | 75  | 150            | 225              | 80  | 160            | 230              | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Measured with 400 mV source, 50% duty cycle clock source. All loading with 100  $\Omega$  across differential outputs.
- 6. Skew is measured between outputs under identical transitions of similar paths through a device.
- 7. Device–to–Device skew for identical transitions at identical  $V_{CC}$  levels.
- 8. Duty cycle skew guaranteed only for differential operation measured from the cross point of the input to the cross point of the output.



Figure 2. F<sub>max</sub>



Figure 3. Typical Termination for Output Driver and Device Evaluation



Quadrant A = Upper Left Quadrant B = Upper Right Quadrant C = Lower Left Quadrant D = Lower Right

Figure 4. Tape and Reel Pin 1 Quadrant Orientation

### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup>                                             |
|------------------|----------------------|-------------------------------------------------------------------|
| MC100EP210SFAG   | LQFP-32<br>(Pb-Free) | 250 Units / Tray                                                  |
| MC100EP210SFAR2G | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant B, Figure 4) |
| MC100EP210SFATWG | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant A, Figure 4) |
| MC100EP210SMNG   | QFN-32<br>(Pb-Free)  | 72 Units / Tray                                                   |
| MC100EP210SMNR4G | QFN-32<br>(Pb-Free)  | 1000 / Tape & Reel                                                |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



#### PACKAGE DIMENSIONS

### QFN32 5\*5\*1 0.5 P CASE 488AM-01 **ISSUE O**



17

|25

**BOTTOM VIEW** 

32

0.10 С Α В

0.05 С

#

#### NOTES:

- DIMENSIONS AND TOLERANCING PER
  ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
  OF AND 20 MM TERMINAL 0.25 AND 0.30 MM TERMINAL
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|            | MILLIMETERS |         |       |  |  |  |
|------------|-------------|---------|-------|--|--|--|
| DIM        | MIN         | NOM     | MAX   |  |  |  |
| Α          | 0.800       | 0.900   | 1.000 |  |  |  |
| <b>A</b> 1 | 0.000       | 0.025   | 0.050 |  |  |  |
| А3         | 0.          | 200 REF | =     |  |  |  |
| b          | 0.180       | 0.250   | 0.300 |  |  |  |
| D          | 5.          | .00 BSC |       |  |  |  |
| D2         | 2.950       | 3.100   | 3.250 |  |  |  |
| Е          | 5           | .00 BSC |       |  |  |  |
| E2         | 2.950       | 3.100   | 3.250 |  |  |  |
| е          | 0.500 BSC   |         |       |  |  |  |
| Κ          | 0.200       |         |       |  |  |  |
| Ĺ          | 0.300       | 0.400   | 0.500 |  |  |  |

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative