

**[www.ti.com](http://www.ti.com)** SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011

# **LMK04000 Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs**

**Check for Samples: [LMK04000,](http://www.ti.com/product/lmk04000#samples) [LMK04001](http://www.ti.com/product/lmk04001#samples), [LMK04002](http://www.ti.com/product/lmk04002#samples), [LMK04010](http://www.ti.com/product/lmk04010#samples), [LMK04011](http://www.ti.com/product/lmk04011#samples), [LMK04031,](http://www.ti.com/product/lmk04031#samples) [LMK04033](http://www.ti.com/product/lmk04033#samples)**

# **<sup>1</sup>FEATURES**

- **<sup>23</sup>• Cascaded PLLatinum™ PLL Architecture • Support Clock Rates up to 1080 MHz**
	- -
		- **– Integrated Low-Noise Crystal Oscillator Blocks**
		- **with LOS • 3.15 V to 3.45 V Operation**
	- - **– Normalized [1 Hz] PLL Noise Floor of - 224 dBc/Hz APPLICATIONS**
		- **– Phase Detector Rate up to 100 MHz • Data Converter Clocking**
		- **– Input Frequency-Doubler • Wireless Infrastructure**
		-
- **• Ultra-Low RMS Jitter Performance • Medical**
	- **– 150 fs RMS Jitter (12 kHz – 20 MHz) • Military / Aerospace**
	- **– 200 fs RMS Jitter (100 Hz – 20 MHz) • Test and Measurement**
- **• LVPECL/2VPECL, LVDS, and LVCMOS outputs • Video**
- 
- **– PLL1 • Default Clock Output (CLKout2) at power up**
	- **– Phase Detector Rate of up to 40 MHz • Five Dedicated Channel Divider and Delay**
		- **Circuit • Pin Compatible Family of Clocking Devices**
	- **– Dual Redundant Input Reference Clock • Industrial Temperature Range: -40 to 85 °C**
		-
- **– PLL2 • Package: 48 Pin WQFN (7.0 x 7.0 x 0.8 mm)**

- 
- 
- **– Integrated Low-Noise VCO • Networking, SONET/SDH, DSLAM**
	-
	-
	-
	-

# **DESCRIPTION**

The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators (VCXO) module. Using a cascaded PLLatinum™ architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond (fs) root mean square (RMS) jitter performance.

The cascaded architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a lownoise jitter cleaner function while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or crystal used in PLL1.

The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array (FPGA) or microcontroller that programs the jitter cleaner during the system power up sequence.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PLLatinum is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**





#### **Table 1. Device Configuration Information**









Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 3 Product Folder Links: [LMK04000](http://www.ti.com/product/lmk04000?qgpn=lmk04000) [LMK04001](http://www.ti.com/product/lmk04001?qgpn=lmk04001) [LMK04002](http://www.ti.com/product/lmk04002?qgpn=lmk04002) [LMK04010](http://www.ti.com/product/lmk04010?qgpn=lmk04010) [LMK04011](http://www.ti.com/product/lmk04011?qgpn=lmk04011) [LMK04031](http://www.ti.com/product/lmk04031?qgpn=lmk04031) [LMK04033](http://www.ti.com/product/lmk04033?qgpn=lmk04033)

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

#### **Connection Diagram**



#### **Figure 1. 48-Pin WQFN Package Top View**



**PIN DESCRIPTIONS**

4 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated

Product Folder Links: [LMK04000](http://www.ti.com/product/lmk04000?qgpn=lmk04000) [LMK04001](http://www.ti.com/product/lmk04001?qgpn=lmk04001) [LMK04002](http://www.ti.com/product/lmk04002?qgpn=lmk04002) [LMK04010](http://www.ti.com/product/lmk04010?qgpn=lmk04010) [LMK04011](http://www.ti.com/product/lmk04011?qgpn=lmk04011) [LMK04031](http://www.ti.com/product/lmk04031?qgpn=lmk04031) [LMK04033](http://www.ti.com/product/lmk04033?qgpn=lmk04033)

Texas Instruments



**[www.ti.com](http://www.ti.com)** SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011

#### **PIN DESCRIPTIONS (continued)**



(1) The reference clock inputs may be either AC or DC coupled.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



# **Absolute Maximum Ratings(1)(2)(3)(4)**



(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only to the test conditions listed.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications. (3) This device is a high performance RF integrated circuit with an ESD rating up to 8 KV Human Body Model, up to 300 V Machine Model

and up to 1,250 V Charged Device Model and is ESD sensitive. Handling and assembly of this device should only be done at ESD-free workstations.

(4) Stresses in excess of the absolute maximum ratings can cause permanent or latent damage to the device. These are absolute stress ratings only. Functional operation of the device is only implied at these or any other conditions in excess of those given in the operation sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

(5) Never to exceed 3.6 V.

#### **Package Thermal Resistance**



(1) Specification assumes 16 thermal vias connect the die attach pad to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the WQFN. It is recommended that the maximum number of vias be used in the board layout.

#### **Recommended Operating Conditions**



# <span id="page-5-0"></span>**Electrical Characteristics**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



6 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated

<sup>(1)</sup> Load conditions for output clocks: LVPECL: 50 Ω to V<sub>CC</sub>-2 V. 2VPECL: 50 Ω to V<sub>CC</sub>-2.36 V. LVDS: 100 Ω differential. LVCMOS: 10 pF.  $(2)$  Additional test conditions for  $I_{CC}$  limits: All clock delays disabled, CLKoutX\_DIV = 510, PLL1 and PLL2 locked. (See [Table](#page-44-0) 33 for more information)

<sup>(3)</sup> CLKin0 and CLKin1 maximum of 400 MHz is guaranteed by characterization, production tested at 200 MHz.



### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



(4) In order to meet the jitter performance listed in the subsequent sections of this data sheet, the minimum recommended slew rate for all input clocks is 0.5 V/ns. This is especially true for single-ended clocks. Phase noise performance will begin to degrade as the clock input slew rate is reduced. However, the device will function at slew rates down to the minimum listed. When compared to single-ended clocks, differential clocks (LVDS, LVPECL) will be less susceptible to degradation in phase noise performance at lower slew rates due to their common mode noise rejection. However, it is also recommended to use the highest possible slew rate for differential clocks to achieve optimal phase noise performance at the device outputs.

(5) This parameter is programmable

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



(6) Foscin maximum frequency guaranteed by characterization. Production tested at 200 MHz.<br>(7) The EN\_PLL2\_REF2X bit (Register 13) enables/disables a frequency doubler mode for the

(7) The EN\_PLL2\_REF2X bit (Register 13) enables/disables a frequency doubler mode for the PLL2 OSCin path.<br>(8) See Application Section discussion of Crystal Power Dissipation.

- See Application Section discussion of Crystal Power Dissipation.
- 8 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated



#### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



(9) This parameter is programmable

(10) A specification in modeling PLL in-band phase noise is the 1/f flicker noise,  $L_{PL_{\text{flicker}}}(f)$ , which is dominant close to the carrier. Flicker noise has a 10 dB/decade slope. PN10kHz is normalized to a 10 kHz offset and a 1 GHz carrier frequency. PN10kHz = L<sub>PLL</sub> flicker(10 kHz) - 20log(Fout / 1 GHz), where L<sub>PLL\_flicker</sub>(f) is the single side band phase noise of only the flicker noise's contribution to total noise,  $L(f)$ . To measure  $L_{PLL}$  flicker(f) it is important to be on the 10 dB/decade slope close to the carrier. A high compare frequency and a clean crystal are important to isolating this noise source from the total phase noise, L(f). L<sub>PLL\_flicker</sub>(f) can be masked by the reference oscillator performance if a low power or noisy source is used. The total PLL inband phase noise performance is the sum of L<sub>PLL\_flicker</sub>(f) and L<sub>PLL\_flat</sub>(f).

(11) A specification modeling PLL in-band phase noise. The normalized phase noise contribution of the PLL,  $L_{PLL}$  flat(f), is defined as:  $PN1HZ = L_{PLL_{flat}(f)-20log(N)-10log(f_{COMP})$ . L<sub>PLL\_flat</sub>(f) is the single side band phase noise measured at an offset frequency, f, in a 1 Hz bandwidth and  $f_{COMP}$  is the phase detector frequency of the synthesizer. L<sub>PLL\_flat</sub>(f) contributes to the total noise, L(f).

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 9

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



<sup>(12)</sup> Maximum Allowable Temperature Drift for Continuous Lock is how far the temperature can drift in either direction from the value it was at the time that the R0 register was last programmed, and still have the part stay in lock. The action of programming the R0 register, even to the same value, activates a frequency calibration routine. This implies the part will work over the entire frequency range, but if the temperature drifts more than the maximum allowable drift for continuous lock, then it will be necessary to reload the R0 register to ensure it stays in lock. Regardless of what temperature the part was initially programmed at, the temperature can never drift outside the frequency range of -40 °C to 85 °C without violating specifications.

<sup>10</sup> Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated



#### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



- (13) For LMK040x0,  $f_{VCO}$  = 1200 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 3, N2 = 5, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 268 kHz, PM = 75°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz.
- (14) For LMK040x1,  $f_{VCO}$  = 1500 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 3, N2 = 5, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 268 kHz, PM = 75°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz.
- (15) For LMK040x2,  $f_{VCO}$  = 1600 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 2, N2 = 8, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 252 kHz, PM = 76°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz.
- (16) For LMK040x3,  $f_{VCO}$  = 2000 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 2, N2 = 10, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 434 kHz, PM = 69°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz.



#### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



- (17) For LMK040x0,  $f_{VCO}$  = 1250 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 5, N2 = 5, R2 = 2, F<sub>DET</sub> = 50 MHz, ICP2 = 3.2 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 251 kHz, PM = 76°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = Bypass. CLKout\_DLY = OFF.
- (18) For LMK040x1,  $f_{VCO}$  = 1500 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 3, N2 = 5, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 268 kHz, PM = 75°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = 2. CLKout\_DLY = OFF.
- (19) For LMK040x2,  $f_{VCO}$  = 1750 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 7, N2 = 5, R2 = 2, F<sub>DET</sub> = 50 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 354 kHz, PM = 73°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = Bypass. CLKout\_DLY = OFF.
- (20) For LMK040x3,  $f_{VCO}$  = 2000 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 2, N2 = 10, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 434 kHz, PM = 69°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = 4. CLKout\_DLY = OFF.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 13

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

# **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



- (21) For LMK040x0,  $f_{VCO}$  = 1250 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 5, N2 = 5, R2 = 2, F<sub>DET</sub> = 50 MHz, ICP2 = 3.2 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 251 kHz, PM = 76°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = Bypass. CLKout\_DLY = OFF.
- (22) For LMK040x1,  $f_{VCO}$  = 1500 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 3, N2 = 5, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 268 kHz, PM = 75°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = 2. CLKout\_DLY = OFF.
- (23) For LMK040x2,  $f_{VCO}$  = 1750 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 7, N2 = 5, R2 = 2, F<sub>DET</sub> = 50 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 354 kHz, PM = 73°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = Bypass. CLKout\_DLY = OFF.
- (24) For LMK040x3,  $f_{VCO}$  = 2000 MHz. PLL1 is powered down. A 100 MHz Wenzel XO (model: 501-04623G) drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 2, N2 = 10, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 22 pF, C2 = 5.6 nF, R2 = 1.8 kΩ, LBW = 434 kHz, PM = 69°. Wenzel XO phase noise: 100 Hz: -132 dBc/Hz; 1 kHz: -147 dBc/Hz; 10 kHz: -159 dBc/Hz; 100 kHz: -167 dBc/Hz. CLKoutX\_DIV = 4. CLKout\_DLY = OFF.

14 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated Product Folder Links: [LMK04000](http://www.ti.com/product/lmk04000?qgpn=lmk04000) [LMK04001](http://www.ti.com/product/lmk04001?qgpn=lmk04001) [LMK04002](http://www.ti.com/product/lmk04002?qgpn=lmk04002) [LMK04010](http://www.ti.com/product/lmk04010?qgpn=lmk04010) [LMK04011](http://www.ti.com/product/lmk04011?qgpn=lmk04011) [LMK04031](http://www.ti.com/product/lmk04031?qgpn=lmk04031) [LMK04033](http://www.ti.com/product/lmk04033?qgpn=lmk04033)



#### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



- (25) For LMK040x0,  $F_{VCO}$  = 1250 MHz. PLL1 parameters:  $F_{DEF}$  = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters:  $VCO_DIV = 5$ ,  $N2 = 5$ ,  $R2 = 2$ ,  $F_{DET} = 50$  MHz, ICP2 = 3.2 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 254 kHz, PM = 81°. CLKDIST parameters: CLKoutX\_DIV = Bypass, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (26) Max jitter specification applies to CH3 (LVPECL) output and guaranteed by test in production.
- (27) For LMK040x1,  $F_{VCO}$  = 1500 MHz. PLL1 parameters:  $F_{DET}$  = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 3, N2 = 5, R2 = 1,  $F_{DEF}$  = 100 MHz, ICP2 = 1.6 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 271 kHz, PM = 80°. CLKDIST parameters: CLKoutX\_DIV = 2, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (28) For LMK040x2,  $F_{VCO}$  = 1750 MHz. PLL1 parameters:  $F_{DET}$  = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 7, N2 = 5, R2 = 2,  $F_{DET}$  = 50 MHz, ICP2 = 3.2 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 360 kHz, PM = 79°. CLKDIST parameters: CLKoutX\_DIV = Bypass, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (29) For LMK040x3, F<sub>VCO</sub> = 2000 MHz. PLL1 parameters: F<sub>DET</sub> = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 2, N2 = 10, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 445 kHz, PM = 76°. CLKDIST parameters: CLKoutX\_DIV = 4, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: - 100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (30) For LMK040x1,  $F_{VCO}$  = 1500 MHz. PLL1 parameters:  $F_{DET}$  = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 3, N2 = 5, R2 = 1,  $F_{DET}$  = 100 MHz, ICP2 = 1.6 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 271 kHz, PM = 80°. CLKDIST parameters: CLKoutX\_DIV = 2, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (31) For LMK040x3, F<sub>VCO</sub> = 2000 MHz. PLL1 parameters: F<sub>DET</sub> = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 2, N2 = 10, R2 = 1, F<sub>DET</sub> = 100 MHz, ICP2 = 1.6 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 445 kHz, PM = 76°. CLKDIST parameters: CLKoutX\_DIV = 4, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 15

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

# **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



- (32) For LMK040x0,  $F_{VCO}$  = 1250 MHz. PLL1 parameters:  $F_{DEF}$  = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters: VCO\_DIV = 5, N2 = 5, R2 = 2, F<sub>DET</sub> = 50 MHz, ICP2 = 3.2 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 254 kHz, PM = 81°. CLKDIST parameters: CLKoutX\_DIV = Bypass, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (33) For LMK040x2,  $F_{VCO}$  = 1750 MHz. PLL1 parameters:  $F_{DET}$  = 1 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 100 MHz VCXO drives the OSCin input of PLL2. PLL2 parameters:  $VCO_DIV = 7$ ,  $N2 = 5$ ,  $R2 = 2$ ,  $F_{DET} = 50$  MHz, ICP2 = 3.2 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, LBW = 360 kHz, PM = 79°. CLKDIST parameters: CLKoutX\_DIV = Bypass, CLKout\_DLY = OFF. VCXO phase noise: 100 Hz: -100 dBc/Hz; 1 kHz: -128 dBc/Hz; 10 kHz: -144 dBc/Hz; 100 kHz: -147 dBc/Hz.
- (34) For LMK040x0,  $F_{VCO}$  = 1228.8 MHz. PLL1 parameters:  $F_{DET}$  = 1.024 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 12.288 MHz Vectron crystal (model: VXB1-1127-12M288000) and tuning circuitry is used with on-chip XO circuitry. PLL2 parameters: VCO\_DIV = 5,  $N2 = 10$ ,  $EN\_PLL2\_REF2X = 1$ ,  $F_{DET} = 24.576$  MHz,  $ICP2 = 3.2$  mA,  $C1 = 0$  pF,  $C2 = 12$  nF,  $R2 = 1.8$  kΩ,  $R3 = 600$  Ω,  $R4 = 10$  kΩ, C3  $= 150$  pF, C4 = 60 pF, LBW = 109 kHz, PM = 43°, CLKoutX\_DIV = 2, CLKout\_DLY = OFF.
- (35) For LMK040x1, F<sub>VCO</sub> = 1474.56 MHz. PLL1 parameters: F<sub>DET</sub> = 1.024 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 12.288 MHz Ecliptek crystal (model: ECX-6465) and tuning circuitry is used with on-chip XO circuitry. PLL2 parameters: VCO\_DIV = 3, N2 = 20, EN\_PLL2\_REF2X = 1, F<sub>DET</sub> = 24.576 MHz, ICP2 = 3.2 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, R3 = 600 Ω, R4 = 10 kΩ, C3 = 150 pF, C4 = 60 pF, LBW = 103 kHz, PM = 44°, CLKoutX\_DIV = 2, CLKout\_DLY = OFF.
- (36) For LMK040x2,  $F_{VCO}$  = 1720.32 MHz. PLL1 parameters:  $F_{DET}$  = 1.024 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 12.288 MHz Vectron crystal (model: VXB1-1127-12M288000) and tuning circuitry is used with on-chip XO circuitry. PLL2 parameters: VCO\_DIV = 7,  $N2 = 10$ ,  $EN\_PLL2\_REF2X = 1$ ,  $F_{DET} = 24.576$  MHz,  $ICP2 = 3.2$  mA,  $C1 = 0$  pF,  $C2 = 12$  nF,  $R2 = 1.8$  kΩ,  $R3 = 600$  Ω,  $R4 = 10$  kΩ, C3 = 150 pF, C4 = 60 pF, LBW = 120 kHz, PM = 40°, CLKoutX\_DIV = 2, CLKout\_DLY = OFF.
- (37) For LMK040x3,  $F_{VCO}$  = 1966.08 MHz. PLL1 parameters:  $F_{DET}$  = 1.024 MHz, ICP1 = 100 µA, loop bandwidth = 20 Hz. A 12.288 MHz Ecliptek crystal (model: ECX-6465) and tuning circuitry is used with on-chip XO circuitry. PLL2 parameters: VCO\_DIV = 4, N2 = 20, EN\_PLL2\_REF2X = 1, F<sub>DET</sub> = 24.576 MHz, ICP2 = 3.2 mA, C1 = 0 pF, C2 = 12 nF, R2 = 1.8 kΩ, R3 = 600 Ω, R4 = 10 kΩ, C3 = 150 pF, C4 = 60 pF, LBW = 91 kHz, PM = 47°, CLKoutX\_DIV = 2, CLKout\_DLY = OFF.

EXAS

<sup>16</sup> Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated



#### **Electrical Characteristics (continued)**

(3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, -40 °C ≤ T<sub>A</sub> ≤ 85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



(38) For Clock output frequencies > 1 GHz, the maximum allowable clock delay is limited to ½ of a period, or, 0.5/F<sub>CLKoutX</sub>.<br>(39) Equal loading and identical channel configuration on each channel is required for specifica delay mode.

(40) LVPECL/2VPECL is programmable for all NSIDs.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 17

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

# **Electrical Characteristics (continued)**

 $(3.15 \text{ V} \le V_{CC} \le 3.45 \text{ V}, -40 \text{ °C} \le T_A \le 85 \text{ °C}$ . Typical values represent most likely parametric norms at  $V_{CC} = 3.3 \text{ V}, T_A = 25$ °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



(41) For Clock output frequencies > 1 GHz, the maximum allowable clock delay is limited to  $\frac{1}{2}$  of a period, or, 0.5/F<sub>CLKoutX</sub>.

(42) Equal loading and identical channel configuration on each channel is required for specification to be valid. Specification not valid for delay mode.

(43) Equal loading and identical channel configuration on each channel is required for specification to be valid. Specification not valid for delay mode.

(44) Guaranteed by characterization.



<sup>18</sup> Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

(3.15 V  $\leq$  V<sub>CC</sub>  $\leq$  3.45 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25 °C, at the Recommended Operating Conditions at the time of product characterization and are not guaranteed.)



### **Serial Data Timing Diagram**



Register programming information on the DATAuWire pin is clocked into a shift register on each rising edge of the CLKuWire signal. On the rising edge of the LEuWire signal, the register is sent from the shift register to the register addressed. A slew rate of at least 30 V/µs is recommended for these signals. After programming is complete the CLKuWire, DATAuWire, and LEuWire signals should be returned to a low state. If the CLKuWire or DATAuWire lines are toggled while the VCO is in lock, as is sometimes the case when these lines are shared with other parts, the phase noise may be degraded during this programming.

### **Charge Pump Current Specification Definitions**



I1 = Charge Pump Sink Current at  $V_{CPout} = V_{CC} - \Delta V$  $I2$  = Charge Pump Sink Current at  $V_{CPout} = V_{CC}/2$ 

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



- I3 = Charge Pump Sink Current at  $V_{CPout} = ΔV$
- I4 = Charge Pump Source Current at  $V_{C\text{Pout}} = V_{CC} \Delta V$
- $I5 =$  Charge Pump Source Current at  $V_{C\text{Pout}} = V_{C\text{C}}/2$
- I6 = Charge Pump Source Current at  $V_{C\text{Pout}} = ΔV$

 $\Delta V$  = Voltage offset from the positive and negative supply rails. Defined to be 0.5 V for this device.

#### **Charge Pump Output Current Magnitude Variation vs. Charge Pump Output Voltage**

$$
I_{CPout} \text{Vs } V_{CPout} = \frac{|11| - |13|}{|11| + |13|} \times 100\%
$$

$$
= \frac{|14| - |16|}{|14| + |16|} \times 100\%
$$

**Charge Pump Sink Current vs. Charge Pump Output Source Current Mismatch**

$$
I_{\text{C} \text{Pout}} \text{ Sink Vs } I_{\text{C} \text{Pout}} \text{ Source} = \frac{|12| - |15|}{|12| + |15|} \times 100\%
$$

**Charge Pump Output Current Magnitude Variation vs. Temperature**

$$
I_{\text{C} \text{Pout}} \text{ Vs } T_A = \frac{|I_2| \left| \frac{1}{|I_A|} |I_A| \right|}{|I_2| \left| \frac{1}{|I_A|} \right| 25^{\circ}C} \times 100\%
$$
\n
$$
= \frac{|I_5| \left| \frac{1}{|I_A|} |I_5| \right|}{|I_5| \left| \frac{1}{|I_A|} \right| 25^{\circ}C} \times 100\%
$$



### **Typical Performance Characteristics**

# <span id="page-20-0"></span>**Clock Output AC Characteristics**







**vs. Typical Dynamic I<sub>CC</sub>, LVCMOS Driver, V<sub>CC</sub> = 3.3 V,<br>
<b>The COLUTE LIGE** Temp = 25 °C, CL= 5 pF **Frequency Temp = 25 °C, CL= 5 pF**



**Clock Channel Delay Noise Floor Clock Output Noise Floor vs. vs. Frequency Frequency** -130 NOISE FLOOR (dBc/Hz) NOISE FLOOR (dBc/Hz) -135  $\Box$ -140 LVPECL (differential) -145  $\perp \perp \perp$ -150  $VDS$  (dif  $-155$  $-160$ -165 -170 /CMOS 10 100 1000 FREQUENCY (MHz) **Figure 6. Figure 7.**

To estimate this noise, only the output frequency is required. Divide value and input frequency are not relevant.



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

**Typical Performance Characteristics (continued)**

The noise of the delay block is independent of output type and only applies if the delay is enabled. The noise floor, due to the distribution section accounting for the delay noise, can be calculated as: Total Output Noise = 10 x log(10Output Buffer Noise/10 + 10Delay Noise Floor/10).



**Typical LVDS Phase Noise, FCLK = 250 MHz, RMS Jitter = 192 fs (100 Hz to 20 MHz)**



**Typical LVPECL Phase Noise, FCLK = 250 MHz, RMS Jitter = 196 fs (100 Hz to 20 MHz)**



**Figure 9.**

Reference clock = 10 MHz, PLL1\_R = 10, PLL1\_N = 100, PLL1\_CP\_GAIN = 100 µA, PLL1 Loop BW = 20 Hz, VCXO = 100 MHz Crystek CVPD-920-100, PLL2\_R = 2, PLL2\_N = 10, PLL2\_CP\_GAIN = 1600 µA, PLL2 Loop BW = 137 kHz,  $f_{VCO}$  = 1500 MHz, VCO\_DIV = 3, CLKoutX\_DIV = 2, CLK\_DLY = OFF.



#### **Typical Performance Characteristics (continued) Typical LVCMOS Phase Noise, FCLK = 250 MHz, RMS Jitter = 188 fs (100 Hz to 20 MHz)**



**Figure 10.**

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



# **FEATURES**

### **System Architecture**

The cascaded PLL architecture of the LMK040xx was chosen to provide the lowest jitter performance over the widest range of output frequencies and phase noise offset frequencies. The first stage PLL (PLL1) is used in conjunction with an external reference clock and an external VCXO to provide a frequency accurate, low phase noise reference clock for the second stage frequency multiplication PLL (PLL2). PLL1 typically uses a narrow loop bandwidth (10 Hz to 200 Hz) to retain the frequency accuracy of the reference clock input signal while at the same time suppressing the higher offset frequency phase noise that the reference clock may have accumulated along its path or from other circuits. The "cleaned" reference clock frequency accuracy is combined with the low phase noise of an external VCXO to provide the reference input to PLL2. The low phase noise reference provided to PLL2 allows it to use wider loop bandwidths (50 kHz to 200 kHz). The chosen loop bandwidth for PLL2 should take best advantage of the superior high offset frequency phase noise profile of the internal VCO and the good low offset frequency phase noise of the reference VCXO for PLL2. Ultra low jitter is achieved by allowing the external VCXO's phase noise to dominate the final output phase noise at low offset frequencies and the internal VCO's phase noise to dominate the final output phase noise at high offset frequencies. This results in best overall phase noise and jitter performance.

### **Redundant Reference Inputs (CLKin0/CLKin0\*, CLKin1/CLKin1\*)**

The LMK040xx has two LVDS/LVPECL/LVCMOS compatible reference clock inputs for PLL1, CLKin0 and CLKin1. The selection of the preferred input may be fixed to either CLKin0 or CLKin1, or may be configured to employ one of two automatic switching modes when redundant clock signals are present. The PLL1 reference clock input buffers may also be individually configured as either a CMOS buffered input or a bipolar buffered input.

# **PLL1 CLKinX (X=0,1) LOSS OF SIGNAL (LOS)**

When either of the two auto-switching modes is selected for the reference clock input mode, the signal status of the selected reference clock input is indicated by the state of the CLKinX\_LOS (loss-of-signal) output. These outputs may be configured as either CMOS (active HIGH on loss-of-signal), NMOS open-drain or PMOS opendrain. If PLL1 was originally locked and then both reference clocks go away, then the frequency accuracy of the LMK04000 device will be set by the absolute tuning range of the VCXO used on PLL1. The absolute tuning range of the VCXO can be determined by multiplying its' tuning constant by the charge pump voltage.

#### **Integrated Loop Filter Poles**

The LMK040xx features programmable 3rd and 4th order loop filter poles for PLL2. When enabled, internal resistors and capacitor values may be selected from a fixed range of values to achieve either 3rd or 4th order loop filter response. These programmable components compliment external components mounted near the chip.

### **Clock Distribution**

The LMK040xx features a clock distribution block with a minimum of five outputs that are a mixture of LVPECL, 2VPECL, LVDS, and LVCMOS. The exact combination is determined by the part number. The 2VPECL is a National Semiconductor proprietary configuration that produces a 2 Vpp differential swing for compatibility with many data converters. More than five outputs may be available for device versions that offer dual LVCMOS outputs.

### **CLKout Divide (CLKoutX\_DIV, X = 0 to 4)**

Each individual clock distribution channel includes a channel divider. The range of divide values is 2 to 510, in steps of 2. "Bypass" mode operates as a divide-by-1.

### **CLKout Delay (CLKoutX\_DLY, X = 0 to 4)**

Each individual clock distribution channel includes a delay adjustment. Clock output delay registers (CLKoutX\_DLY) support a nominal 150 ps step size and range from 0 to 2250 ps of total delay.



### **Global Clock Output Synchronization (Sync\*)**

The SYNC\* input is used to synchronize the active clock outputs. When SYNC\* is held in a logic low state, the outputs are also held in a logic low state. When SYNC\* goes high, the clock outputs are activated and will transition to a high state simultaneously with one another.

SYNC\* must be held low for greater than one clock cycle of the Clock Distribution Path. After this low event has been registered, the outputs will not reflect the low state for four more cycles. Similarly after SYNC\* becomes high, the outputs will simultaneously transition high after four Clock Distribution Path cycles have passed. See [Figure](#page-24-0) 11 for further detail.



**Figure 11. Clock Output synchronization using the SYNC\* pin**

### <span id="page-24-0"></span>**Global Output Enable and Lock Detect**

Each Clock Output Channel may be either enabled or put into a high impedance state via the Clock Output Enable control bit (one for each channel). Each output enable control bit is gated with the Global Output Enable input pin (GOE). The GOE pin provides an internal pull-up so that if it is un-terminated externally, then the clock output states are determined by the Clock Channel Output Enable Register bits. All clock outputs can be disabled simultaneously if the GOE pin is pulled low by an external signal.





The Lock Detect (LD) signal can be connected to the GOE pin in which case all outputs are disabled automatically if the synthesizer is not locked. See [EN\\_CLKoutX:](#page-31-0) Clock Channel Output Enable and also [System](#page-42-0) Level [Diagram](#page-42-0) for actual implementation details.

The Lock Detect (LD) pin can be programmed to output a 'High' when both PLL1 and PLL2 are locked, or only when PLL1 is locked or only when PLL2 is locked.

### **FUNCTIONAL DESCRIPTION**

#### **Architectural Overview**

The LMK040xx chip consists of two high performance synthesizer blocks (Phase Locked Loop, internal VCO/VCO Divider, and loop filter), source selection, distribution system, and independent clock output channels.

The Phase Frequency Detector in PLL1 compares the divided (R Divider 1) system clock signal from the selected CLKinX and CLKinX\* input with the divided (N Divider 1) output of the external VCXO attached to the PLL2 OSCin port. The external loop filter for PLL1 should be narrow to provide an ultra clean reference clock from the external VCXO to the OSCin/OSCin\* pins for PLL2.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 25

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



The Phase Frequency Detector in PLL2 then compares the divided (R Divider 2) reference signal from the PLL2 OSCin port with the divided (N Divider 2 and VCO Divider) output of the internal VCO. The bandwidth of the external loop filter for PLL2 should be designed to be wide enough to take advantage of the low in-band phase noise of PLL2 and the low high offset phase noise of the internal VCO. The VCO output is passed through a common VCO divider block and placed on a distribution path for the clock distribution section. It is also routed to the PLL2\_N counter. Each clock output channel allows the user to select a path with a programmable divider block, a phase synchronization circuit, a programmable delay, and LVDS/LVPECL/2VPECL/LVCMOS compatible output buffers.

### **Phase Detector 1 (PD1)**

Phase Detector 1 in PLL1 (PD1) can operate up to 40 MHz. Since a narrow loop bandwidth should be used for PLL1, the need to operate at high phase detector rate to lower the in-band phase noise becomes unnecessary.

### **Phase Detector 2 (PD2)**

Phase Detector 2 in PLL2 (PD2) supports a maximum comparison rate of 100 MHz, though the actual maximum frequency at the input port (PLL2 OSCin/OSCin\*) is 250 MHz. Operating at highest possible phase detector rate will ensure low in-band phase noise for PLL2 which in turn produces lower total jitter, as the in-band phase noise from the reference input and PLL are proportional to  $N^2$ .

### **PLL2 Frequency Doubler**

The PLL2 reference input at the OSCin port may be optionally routed through a frequency doubler function rather than through the PLL2\_R counter. The maximum phase comparison frequency of the PLL2 phase detector is 100 MHz, so the input to the frequency doubler is limited to a maximum of 50 MHz. The frequency doubler feature allows the phase comparison frequency to be increased when a relative low frequency oscillator is driving the OSCin port. By doubling the PLL2 phase comparison frequency, the in-band PLL2 noise is reduced by about 3 dB.

#### **Inputs / Outputs**

#### **PLL1 Reference Inputs (CLKin0 / CLKin0\*, CLKin1 / CLKin1\*)**

The reference clock inputs for PLL1 may be selected from either CLKin0 and CLKin1. The user has the capability to manually select one of the two inputs or to configure an automatic switching mode operation. A detailed description of this function is described in the uWire programming section of this data sheet.

#### **PLL2 OSCin / OSCin\* Port**

The feedback from the external oscillator being locked with PLL1 is injected to the PLL2 OSCin/OSCin\* pins. This input may be driven with either a single- ended or differential signal. If operated in single ended mode, the unused input should be tied to GND with a 0.1 µF capacitor. Either AC or DC coupling is acceptable. Internal to the chip, this signal is routed to the PLL1\_N Counter and to the reference input for PLL2. The internal circuitry of the OSCin port also supports the optional implementation of a crystal based oscillator circuit. A crystal, varactor diode and a small number of other external components may be used to implement the oscillator. The internal oscillator circuit is enabled by setting the EN\_PLL2\_XTAL bit.

#### **CPout1 / CPout2**

The CPout1 pin provides the charge pump current output to drive the loop filter for PLL1. This loop filter should be configured so that the total loop bandwidth for PLL1 is less than 200 Hz. When combined with an external oscillator that has low phase noise at offsets close to the carrier, PLL1 generates a reference for PLL2 that is frequency locked to the PLL1 reference clock but has the phase noise performance of the oscillator. The CPout2 pin provides the charge pump current output to drive the loop filter for PLL2. This loop filter should be configured so that the total loop bandwidth for PLL2 is in the range of 50 kHz to 200 kHz. See the section on uWire device control for a description of the charge pump current gain control.



#### **Fout**

The buffered output of the internal VCO is available at the Fout pin. This is a single-ended output (sinusoid). Each time the PLL2\_N counter value is updated via the uWire interface, an internal algorithm is triggered that optimizes the VCO performance.

#### **Digital Lock Detect 1 Bypass**

The VCO coarse tuning algorithm requires a stable OSCin clock (reference clock to PLL2) to frequency calibrate the internal VCO correctly. In order to ensure a stable OSCin clock, the first PLL must achieve lock status. A digital lock detect is used in PLL1 to monitor its lock status. After lock is achieved by PLL1, the coarse tuning circuitry is enabled and frequency calibration for the internal VCO begins.

The (DLD\_BYP) pin is provided to allow an external bypass cap to be connected to the digital lock detect 1. This capacitor will eliminate potential glitches at initial startup of PLL1 due to unknown phase relationships between the Ncntr1 and Rcntr1.

#### **Bias**

Proper bypassing of this pin by a 1 µF capacitor connected to  $V_{CC}$  is important for low noise performance.

### <span id="page-26-1"></span>**General Programming Information**

LMK040xx devices are programmed using several 32-bit registers. Each register consists of a 4-bit address field and 28-bit data field. The address field is formed by bits 0 through 3 (LSBs) and the data field is formed by bits 4 through 31 (MSBs). The contents of each register are clocked in MSB first (bit 31), and the LSB (bit 0) last. During programming, the LE signal should be held LOW. The serial data is clocked in on the rising edge of the CLK signal. After the LSB (bit 0) is clocked in the LE signal should be toggled LOW-to-HIGH-to-LOW to latch the contents into the register selected in the address field. Registers R0-R4, R7, and R8-R15 must be programmed in order to achieve proper device operation. [Figure](#page-26-0) 12 illustrates the serial data timing sequence.



**Figure 12. uWire Timing Diagram**

<span id="page-26-0"></span>To achieve proper frequency calibration, the OSCin port must be driven with a valid signal before programming Register 15. Changes to PLL2\_R Counter or the OSCin port signal require Register 15 to be reloaded in order to activate the frequency calibration process.

#### **Recommended Programming Sequence**

The recommended programming sequence involves programming R7 with the reset bit set to 1 (Reg. 7, bit 4) to ensure the device is in a default state. If R7 is programmed again, the reset bit should be set to 0. Registers are programmed in order with R15 being the last register programmed. An example programming sequence is shown below:

- Program R7 with the RESET bit = 1 ( $b4 = 1$ ). This ensures that the device is configured with default settings. When  $RESET = 1$ , all other R7 bits are ignored.
	- - If R7 is programmed again during the initial configuration of the device, the RESET bit should be cleared  $(b4 = 0)$
- Program R0 through R4 as necessary to configure the clock outputs as desired. These registers configure clock channel functions such as the channel multiplexer output selection, divide value, delay value, and enable/disable bit.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 27

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



- Program R5 and R6 with the default values shown in the register map on the following pages.
- Program R7 with  $RESET = 0$ .
- Program R8 through R10 with the default values shown in the register map on the following pages.
- Program R11 to configure the reference clock inputs (CLKin0 and CLKin1).
	- - type, LOS timeout, LOS type, and mode (manual or auto-switching)
- Program R12 to configure PLL1.
	- - Charge pump gain, polarity, R counter and N counter
- Program R13 through R15 to configure PLL2 parameters, crystal mode options, and certain globally asserted functions.

The following table provides the register map for device programming:

**[www.ti.com](http://www.ti.com)** SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011



#### **Table 3. Register Map 31-16**

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**







#### **Default Device Register Settings After Power On/Reset**

[Table](#page-30-0) 4 illustrates the default register settings programmed in silicon for the LMK040xx after power on or asserting the reset bit.

<span id="page-30-0"></span>

#### **Table 4. Default Device Register Settings after Power On/Reset**

(1) These registers are reserved. The Power On/Reset values for these registers are shown in the register map and should not be changed during programming.

(2) If the CLKin\_SEL value is set to either [0,0] or [0,1], the LOS\_TYPE field should be set to [0,0].

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



#### **Register R0 To R4**

Registers R0 through R4 control the five clock outputs. Register R0 controls CLKout0, Register R1 controls CLKout1, and so on. Aside from this, the functions of the bits in these registers are identical. The X in CLKoutX\_MUX, CLKoutX\_DIV, CLKoutX\_DLY, and CLKoutX\_EN denote the actual clock output which may be from 0 to 4.

#### **CLKoutX\_DIV: Clock Channel Divide Registers**

Each of the five clock output channels (0 though 4) has a dedicated 8-bit divider followed by a fixed divide by 2 that is used to generate even integer related versions of the distribution path clock frequency (VCO Divider output). If the VCO Divider value is even then the Channel Divider may be bypassed (See CLK Output Mux), giving an effective divisor of 1 while preserving a 50% duty cycle output waveform.





#### <span id="page-31-0"></span>**EN\_CLKoutX: Clock Channel Output Enable**

Each Clock Output Channel may be either enabled or disabled via the Clock Output Enable control bits. Each output enable control bit is gated with the Global Output Enable input pin (GOE) and Global Output Enable bit (EN\_CLKout\_Global). The GOE pin provides an internal pull-up so that if it is unterminated externally, the clock output states are determined by the Clock Output Enable Register bits. All clock outputs can be set to the low state simultaneously if the GOE pin is pulled low by an external signal. If EN\_CLKout\_Global is programmed to 0 all outputs are turned off. If both GOE and EN\_CLKout\_Global are low the clock outputs are turned off.





Note the default state of CLKout2 is ON after power on or RESET assertion. The nominal frequency is 62 MHz (LMK040x1) or 81 MHz (LMK040x3). This is based on a channel divide value of 12 and default VCO\_DIV value of 2. If an active CLKout2 at power on is inappropriate for the user's application, the following method can be employed to shut off CLKout2 during system initialization:

When the device is powered on, holding the GOE pin LOW will disable all clock outputs. The device can be programmed while the GOE is held LOW. The state of CLKout2 can be altered during device programming according to the user's specific application needs. After device configuration is complete, the GOE pin should be set HIGH to enable the active clock channels.



#### **CLKoutX\_DLY: Clock Channel Phase Delay Adjustment**

Each output channel has an output delay register that can be used to introduce a lag relative to the distribution path frequency (VCO Divider output). These registers support a 150 ps stepsize and range from 0 to 2.25 ns of total delay. When the channel phase delay registers are enabled, a nominal fixed delay of 300 ps of delay is incurred in addition to the programmed delay. The Channel Phase Delay Adjustment Registers are 4 bits wide and are programmed as follows:



#### **Table 7. CLKoutX\_DLY: Clock Channel Delay Control Bit Values**

#### **CLKoutX/CLKoutX\* LVCMOS Mode Control**

For clock outputs that are configured as LVCMOS, the LVCMOS CLKoutX/CLKoutX\* outputs can be independently configured by uWire CLKoutXA\_STATE and CLKoutXB\_STATE bits. The following choices are available for LVCMOS outputs:





#### **CLKoutX/CLKoutX\* LVPECL Mode Control**

Clock outputs designated as LVPECL can be configured in one of two possible output levels. The default mode is the common LVPECL swing of 800 mVp-p single-ended (1.6 Vp-p differential). A second mode, 2VPECL, can be enabled in which the swing is increased to 1000 mVp-p single-ended (2 Vp-p differential).





SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

### **CLKoutX\_MUX: Clock Output Mux**

The output of each CLKoutX channel pair is controlled by its' channel multiplexer (mux). The mux can select between several signals: bypassed, divided only, divided and delayed, or delayed only.





#### **Registers 5, 6**

These registers are reserved. These register values should not be modified from the values shown in the register map.

#### **Register 7**

#### **Reset bit**

This bit is only in register R7. The use of this bit is optional and it should be set to '0' if not used. Setting this bit to a '1' forces all registers to their power on reset condition and therefore automatically clears this bit.

#### **Registers 8, 9**

These registers are reserved. These register values should not be modified from the values shown in the register map.

#### **Register 10**

#### **RC\_DLD1\_Start: PLL1 Digital Lock Detect Run Control bit**

This bit is used to control the state machine for the PLL2 VCO tuning algorithm. The following table describes the function of this bit.



#### **Table 11. RC\_DLD1\_Start bit States**

If the user is unsure of the state of the reference clock input at startup of the LMK040xx device, setting RC DLD1 Start = 0 will allow PLL2 to tune and lock the internal VCO to the oscillator attached to the OSCin port. This ensures that the active clock outputs will start up at frequencies close to their desired values. The error in clock output frequency will depend on the open loop accuracy of the oscillator driving the OSCin port. The frequency of an active clock output is normally given by:

$$
F_{CLK} = \frac{N}{R} \cdot \frac{F_{OSCin}}{(VCO_DIV \cdot CLK_DIV)}
$$

If the open loop frequency accuracy of the external oscillator (either a VCXO or crystal based oscillator) is "X" ppm, then the error in the output clock frequency ( $F_{CLK}$  error) will be:

$$
F_{CLK} \text{ error} = \frac{N}{R} \cdot \frac{X \cdot F_{OSCin}}{(VCO_DIV \cdot CLK_DIV)}
$$

34 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated





Setting this bit to 0 does not prevent PLL1 from locking the external oscillator to the reference clock input after the latter input becomes valid.

#### **Register 11**

#### **CLKinX\_BUFTYPE: PLL1 CLKinX/CLKinX\* Buffer Mode Control**

The user may choose between one of two input buffer modes for the PLL1 reference clock inputs: either bipolar junction differential or MOS. Both CLKinX and CLKinX\* input pins must be AC coupled when driven differentially. In single ended mode, the CLKinX\* pin must be coupled to ground through a capacitor. The active CLKinX buffer mode is selected by the CLKinX\_TYPE bits programmed via the uWire interface.



#### **Table 12. PLL1 CLKinX\_BUFTYPE Mode Control Bits**

#### **CLKin\_SEL: PLL1 Reference Clock Selection and Revertive Mode Control Bits**

This register allows the user to set the reference clock input that is used to lock PLL1, or to select an autoswitching mode. The automatic switching modes are revertive or non-revertive. In either revertive or nonrevertive mode, CLKin0 is the initial default reference source for the auto-switching mode. When revertive mode is active, the switching control logic will always select CLKin0 as the reference if it is active, otherwise it selects CLKin1. When non-revertive mode is active, the switching logic will only switch the reference input if the currently selected input fails.

[Table](#page-34-0) 13 illustrates the control modes. Modes [1,0] and [1,1] are the auto-switching modes. The behavior of both modes is tied to the state of the LOS signals for the respective reference clock inputs.

If the reference clock inputs are active prior to configuration of the device, then the normal programming sequence described under General [Programming](#page-26-1) Information can be used without modification. If it cannot be guaranteed that the reference clocks are active prior to device programming, then the device programming sequence should be modified in order to ensure that CLKin0 is selected as the default. Under this scenario, the device should be programmed as described in General [Programming](#page-26-1) Information, with CLKin SEL bits programmed to [0,0] in register R11. The other R11 fields for clock type and LOS timeout should be programmed with the appropriate values for the given application. After the reference clock inputs have started, register R11 should be programmed a second time with the CLKin\_SEL field modified to the set the desired mode. The clock type field and LOS field values should remain the same.

<span id="page-34-0"></span>



### **CLKinX\_LOS**

The CLKin0\_LOS and CLKin1\_LOS pins indicate the state of the respective PLL1 CLKinX reference input when the CLKin\_SEL bits are set set to either [1,0] or [1,1]. The detection logic that determines the state of the reference inputs is sensitive to the frequency of the reference inputs and must be configured to operate with the appropriate frequency range of the reference inputs, as described in the next section.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 35

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

#### **PLL1 Reference Clock LOS Timeout Control**

This register is used to tune the LOS timeout based upon the frequency of the reference clock input(s). The register value controls the timeout setting for both CLKin0 and CLKin1. The value programmed in the LOS\_TIMEOUT register represents the minimum input frequency for which loss of signal can be detected. For example, if the reference input frequency is 12.288 MHz, then either register values (0,0) or (0,1) will result in valid loss of signal detection. If the reference input frequency is 1 MHz, then only the register value (0,0) will result in valid detection of signal loss.

#### **Table 14. Reference Clock LOS Timeout Control Bits**



#### **LOS Output Type Control**

The output format of the LOS pins may be selected as active CMOS, open drain NMOS and open drain PMOS, as shown in the following table.



#### **Table 15. Loss of Signal (LOS) Output Pin Format Type**

The LOS output signal is valid only when CLKin SEL bits are set to either [1,0] or [1,1]. If the CLKin SEL field is programmed to either of the fixed inputs, [0,0] or [0,1], the LOS\_TYPE bits should be set to [0,0].

#### **Register 12**

#### **PLL1\_N: PLL1\_N Counter**

The size of the PLL1 N counter is 12 bits. This counter will support a maximum divide ratio of 4095 and minimum divide ratio of 1. The 12 bit resolution is sufficient to support minimum phase detector frequency resolution of approximately 50 kHz when the VCXO frequency is 200 MHz.

For a 200 MHz external VCXO, the minimum phase detector rate will be PDmin = 200 MHz/4095 = 48.84 kHz

#### **Table 16. PLL1\_N Counter Values**







### **PLL1\_R: PLL1\_R Counter**

The size of the PLL1 R counter is 12 bits. This counter will support a maximum divide ratio of 4095 and minimum divide ratio of 1.



#### **Table 17. PLL1\_R Counter Values**

### **PLL1 Charge Pump Current Gain (PLL1\_CP\_GAIN) and Polarity Control (PLL1\_CP\_POL)**

The Loop Band Width (LBW) on PLL1 should be narrow to suppress the noise from the system or input clocks at CLKinX/CLKinX\* port. This configuration allows the noise of the external VCXO to dominate at low offset frequencies. Given that the noise of the external VCXO is far superior than the noise of PLL1, this setting produces a very clean reference clock to PLL2 at the OSCin port.

In order to achieve a LBW as low as 10 Hz at the supported VCXO frequency (1 MHz to 200 MHz), a range of charge pump currents in PLL1 is provided. The table below shows the available current gains. A small charge pump current is required to obtain a narrow LBW at high phase detector rate (small N value).



#### **Table 18. PLL1 Charge Pump Current Selections (PLL1\_CP\_GAIN)**

The PLL1\_CP\_POL bit sets the PLL1 charge pump for operation with a positive or negative slope VCO/VCXO. A positive slope VCO/VCXO increases frequency with increased tuning voltage. A negative slope VCO/VCXO increases frequency with decreased tuning voltage.

#### **Table 19. PLL1 Charge Pump Polarity Control Bits (PLL1\_CP\_POL)**



#### **Register 13**

#### **EN\_PLL2\_XTAL: Crystal Oscillator Option Enable**

If an external crystal is being used to implement a discrete VCXO, the internal feedback amplifier must be enabled in order to complete the oscillator circuit.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 37

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

**Table 20. EN\_PLL2\_XTAL: External Crystal Option**



#### **EN\_Fout: Fout Power Down Bit**

The EN Fout bit allows the Fout port to be enabled or disabled. By default EN Fout =  $0$ .

#### **CLK Global Enable: Clock Global enable bit**

In addition to the external GOE pin, an internal Register 13 bit (b18) can be used to globally enable/disable the clock outputs via the uWire programming interface. The default value is 1. When CLK Global Enable  $= 1$ , the active output clocks are enabled. The active output clocks are disabled if this bit is 0.

#### **POWERDOWN Bit -- Device Power Down**

This bit can power down the entire device. Enabling this bit powers down the entire device and all functional blocks, regardless of the state of any of the other bits or pins.

#### **Table 21. Power Down Bit Values**



#### **EN\_PLL2 REF2X: PLL2 Frequency Doubler control bit**

When  $F_{\text{QSCin}}$  is below 50 MHz, the PLL2 frequency doubler can be enabled by setting EN\_PLL2\_REF2X = 1. The default value is 0. When  $EN\_PLL2\_REF2X = 1$ , the signal at the OSCin port bypasses the PLL2\_R counter and is passed through a frequency doubler circuit. The output of this circuit is then input to the PLL2 phase comparator block. This feature allows the phase comparison frequency to be increased for lower frequency OSCin sources (< 50 MHz), and can be used with either VXCOs or crystals. For instance, when using a pullable crystal of 12.288 MHz to drive the OSCin port, the PLL2 phase comparison frequency is 24.576 MHz when EN\_PLL2\_REF2X = 1. A higher PLL phase comparison frequency reduces PLL2 in-band phase noise and RMS jitter. The PLL in-band phase noise can be reduced by approximately 2 to 3 dB. The on-chip loop filter typically is enabled to reduce PLL2 reference spurs when EN\_PLL2\_REF2X is enabled. Suggested values in this case are:  $R3 = 600$  Ω, C3 = 50 pF, R4 = 10 kΩ, C4 = 60 pF.

#### **PLL2 Internal Loop Filter Component Values**

Internal loop filter components are available for PLL2, enabling the user to implement either 3rd or 4th order loop filters without requiring external components. The user may select from a fixed set of values for both the resistors and capacitors. Internal loop filter resistance values for R3 and R4 can be set individually according to [Table](#page-37-0) 22 and [Table](#page-38-0) 23.

<span id="page-37-0"></span>

| -------<br>_ _   |    |                |                   |  |  |  |
|------------------|----|----------------|-------------------|--|--|--|
| PLL2_R3_LF [2:0] |    |                | <b>RESISTANCE</b> |  |  |  |
| b2               | b1 | b <sub>0</sub> |                   |  |  |  |
|                  |    |                | $< 600 \Omega$    |  |  |  |
|                  |    |                | 10 k $\Omega$     |  |  |  |
|                  |    |                | 20 k $\Omega$     |  |  |  |
|                  |    |                | $30 k\Omega$      |  |  |  |
|                  |    |                | 40 k $\Omega$     |  |  |  |
|                  |    |                | Invalid           |  |  |  |
|                  |    |                | Invalid           |  |  |  |
|                  |    |                | Invalid           |  |  |  |

**Table 22. PLL2 Internal Loop Filter Resistor Values, PLL2\_R3\_LF**





# **STRUMENTS**

# **[LMK04000,](http://www.ti.com/product/lmk04000?qgpn=lmk04000) [LMK04001,](http://www.ti.com/product/lmk04001?qgpn=lmk04001) [LMK04002,](http://www.ti.com/product/lmk04002?qgpn=lmk04002) [LMK04010](http://www.ti.com/product/lmk04010?qgpn=lmk04010) [LMK04011,](http://www.ti.com/product/lmk04011?qgpn=lmk04011) [LMK04031,](http://www.ti.com/product/lmk04031?qgpn=lmk04031) [LMK04033](http://www.ti.com/product/lmk04033?qgpn=lmk04033)**

**[www.ti.com](http://www.ti.com)** SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011

#### **Table 23. PLL2 Internal Loop Filter Resistor Values, PLL2\_R4\_LF**

<span id="page-38-0"></span>

Internal loop filter capacitors for C3 and C4 can be set individually according to the following table.

#### **Table 24. PLL2 Internal Loop Filter Capacitor Values**



#### **PLL1 CP TRI-STATE and PLL2 CP TRI-STATE**

The charge pump output of either CPout1 or CPout2 may be placed in a TRI-STATE mode by setting the appropriate PLLx CP TRI-STATE bit.

#### **Table 25. PLL1 Charge Pump TRI-STATE bit values**



#### **Table 26. PLL2 Charge Pump TRI-STATE bit values**



Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 39

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

#### **Register 14**

#### **OSCin\_FREQ: PLL2 Oscillator Input Frequency Register**

The frequency of the PLL2 reference input to the PLL2 Phase Detector (OSCin/OSCin\* port) must be programmed in order to support proper operation of the internal VCO tuning algorithm. This is an 8-bit register that sets the frequency to the nearest 1-MHz increment.



#### **Table 27. OSCin\_FREQ Register Values**

#### **PLL2\_R: PLL2\_R Counter**

The PLL2 R Counter is 12 bits wide. It divides the PLL2 OSCin/OSCin\* clock and is connected to the PLL2 Phase Detector.



#### **Table 28. PLL2\_R: PLL2\_R Counter Values**

#### **PLL\_MUX: LD Pin Selectable Output**

The signal appearing on the LD pin is programmable via the uWire interface and provides access to several internal signals which may be valuable for either status monitoring during normal operation or for debugging during the hardware development phase. This pin may be forced to either a HIGH or LOW state, and may also be configured as specified in [Table](#page-40-0) 29.





**[www.ti.com](http://www.ti.com)** SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011

#### **Table 29. PLL\_MUX: LD Pin Selectable Outputs**

<span id="page-40-0"></span>

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

#### **Register 15**

#### **PLL2\_N: PLL2\_N Counter**

The PLL2 N Counter is 18 bits wide. It divides the output of the VCO Divider and is connected to the PLL2 Phase Detector. Each time the PLL2 N Counter value is updated via the uWire interface, an internal algorithm is triggered that optimizes the VCO performance.



#### **Table 30. PLL2\_N: PLL2\_N Counter Values**

### **PLL2\_CP\_GAIN: PLL2 Charge Pump Current and Output Control**

The PLL2 charge pump output current level is controlled with the PLL2\_CP\_GAIN register. The following table presents the charge pump current control values.

#### **Table 31. PLL2\_CP\_GAIN: PLL2 Charge Pump Current Selections**



#### **VCO\_DIV: PLL2 VCO Divide Register**

A divider is provided on the output of the PLL2 VCO to enable a wide range of output clock frequencies. The output of this divider is placed on the input path for the clock distribution section, which feeds each of the individual clock channels. The divider provides integer divide ratios from 2 to 8.



#### **Table 32. VCO\_DIV: PLL2 VCO Divider Values**

42 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated



# **APPLICATION INFORMATION**

# <span id="page-42-0"></span>**System Level Diagram**

The following diagram illustrates the typical interconnection of the LMK040xx in a clocking application.



**Figure 13. Typical Application**

<span id="page-42-1"></span>[Figure](#page-42-1) 13 shows an LMK04000 family device with external circuitry. The primary reference clock input is at CLKin0/0\*. A secondary reference clock is driving CLKin1/1\*. Both clocks are depicted as AC coupled differential drivers. The VCXO attached to the OSCin/OSCin\* port is configured as an AC coupled single-ended driver. Any of the input ports (CLKin0/0\*, CLKin1/1\*, or OSCin/OSCin\*) may be configured as either differential or singleended. These options are discussed later in the data sheet.

The diagram shows an optional connection between the LD pin and GOE. With this arrangement, the LD pin can be programmed to output a lock detect signal that is active HIGH (see [Table](#page-40-0) 29 for optional LD pin outputs). If lock is lost, the LD pin will transition to a LOW, pulling GOE low and causing all clock outputs to be disabled. This scheme should be used only if disabling the clock outputs is desirable when lock is lost.



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

The loop filter for PLL2 consists of three external components that implement two lower order poles, plus optional internal integrated components if 3rd or 4th order poles are needed. The loop filter components for PLL1 must be external components.

The VCO output buffer signal that appears at the Fout pin when enabled (EN\_Fout = 1) should be AC coupled using a 100 pF capacitor. This output is a single-ended signal by default. If a differential signal is required, a 50 Ω balun may be connected to this pin to convert it to differential.

The clock outputs are all AC coupled with 0.1 µF capacitors. CLKout1 and CLKout3 are depicted as LVPECL, with 120  $\Omega$  emitter resistors as source termination. However, the output format of the clock channels will vary by device part number, so the designer should use the appropriate source termination for each channel. Later sections of this data sheet illustrate alternative methods for AC coupling, DC coupling and terminating the clock outputs.

# **LDO Bypass And Bias Pin**

The LDObyp1 and LDObyp2 pins should be connected to GND through external capacitors, as shown in the diagram. Furthermore, the Bias pin should be connected to  $V_{CC}$  through a 1 µF capacitor in series.

### **Loop Filter**

Each PLL of the LMK04000 family requires a dedicated loop filter. The loop filter for PLL1 must be connected to the CPout1 pin. [Figure](#page-44-1) 14 shows a simple 2-pole loop filter. The output of the filter drives an external VCXO module or discrete implementation of a VCXO using a crystal resonator. Higher order loop filters may be implemented using additional external R and C components. It is recommended the loop filter for PLL1 result in a total closed loop bandwidth in the range of 10 Hz to 200 Hz. The design of the loop filter is application specific and highly dependent on parameters such as the phase noise of the reference clock, VCXO phase noise, and phase detector frequency for PLL1. National's Clock Conditioner Owner's Manual covers this topic in detail and National's Clock Design Tool can be used to simulate loop filter designs for both PLLs. These resources may be found: <http://www.national.com/timing/>.

As shown in the diagram, the charge pump for PLL2 is directly connected to the optional internal loop filter components, which are normally used only if either a third or fourth pole is needed. The first and second poles are implemented with external components. The loop must be designed to be stable over the entire applicationspecific tuning range of the VCO. The designer should note the range of  $K_{VCO}$  listed in the table of [Electrical](#page-5-0) [Characteristics](#page-5-0) and how this value can change over the expected range of VCO tuning frequencies. Because loop bandwidth is directly proportional to  $K<sub>VCO</sub>$ , the designer should model and simulate the loop at the expected extremes of the desired tuning range, using the appropriate values for  $K_{VCD}$ .

When designing with the integrated loop filter of the LMK04000 family, considerations for minimum resistor thermal noise often lead one to the decision to design for the minimum value for integrated resistors, R3 and R4. Both the integrated loop filter resistors and capacitors (C3 and C4) also restrict the maximum loop bandwidth. However, these integrated components do have the advantage that they are closer to the VCO and can therefore filter out some noise and spurs better than external components. For this reason, a common strategy is to minimize the internal loop filter resistors and then design for the largest internal capacitor values that permit a wide enough loop bandwidth. In situations where spurs requirements are very stringent and there is margin on phase noise, it might make sense to design for a loop filter with integrated resistor values larger than their minimum value.







<span id="page-44-1"></span><span id="page-44-0"></span>

| <b>Block</b>                           | <b>Condition</b>                                                                                                                                | Typical I <sub>CC</sub><br>(Temp = $25^{\circ}$ C,<br>$V_{\rm CC}$ = 3.3 V)<br>(mA) | <b>Power</b><br>Dissipated in<br>device<br>(mW) | <b>Power</b><br>Dissipated in<br>LVPECL/2VPECL<br><b>Emitter</b><br><b>Resistors</b><br>(mW) |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------|
| Entire device,<br>core current         | Single input clock (CLKIN_SEL = $0$ or 1); LOS disabled;<br>PLL1 and PLL2 locked; All CLKouts are off; No LVPECL<br>emitter resistors connected | 115                                                                                 | 380                                             |                                                                                              |
| <b>REFMUX</b>                          | Enable auto-switch mode (CLKIN_SEL = $2$ or $3$ )                                                                                               | 4.3                                                                                 | 14                                              |                                                                                              |
| <b>LOS</b>                             | Enable LOS (LOS_TYPE = 1, or 2, or 3)                                                                                                           | 3.6                                                                                 | 12                                              |                                                                                              |
| Low Channel<br><b>Internal Buffer</b>  | The low channel internal buffer is enabled when CLKout0 is<br>enabled                                                                           | 10                                                                                  | 33                                              |                                                                                              |
| High Channel<br><b>Internal Buffer</b> | The high channel internal buffer is enabled when one of<br>CLKout1 through CLKout4 is enabled                                                   | 10                                                                                  | 33                                              |                                                                                              |
| Divide circuitry<br>per output         | Divider bypassed (CLKout_MUX = $0, 2$ )                                                                                                         | 0                                                                                   | 0                                               |                                                                                              |
|                                        | Divider enabled, divide = $2$ (CLKout_MUX = 1, 3)                                                                                               | 5.3                                                                                 | 17                                              |                                                                                              |
|                                        | Divider enabled, divide $> 2$ (CLKout_MUX = 1, 3)                                                                                               | 8.5                                                                                 | 28                                              |                                                                                              |
| Delay circuitry per<br>output          | Delay bypassed (CLKout_MUX = $0, 1$ )                                                                                                           | $\Omega$                                                                            | $\Omega$                                        |                                                                                              |
|                                        | Delay enabled, delay < 8 (CLKout_MUX = 2, 3)                                                                                                    | 5.8                                                                                 | 19                                              | ۰                                                                                            |
|                                        | Delay enabled, delay $> 7$ (CLKout_MUX = 2, 3)                                                                                                  | 9.9                                                                                 | 33                                              |                                                                                              |
| Fout Buffer                            | $EN$ Fout = 1                                                                                                                                   | 14.5                                                                                | 48                                              |                                                                                              |
| <b>LVDS Buffer</b>                     | LVDS buffer, enabled                                                                                                                            | 19.3                                                                                | 64                                              |                                                                                              |

**Table 33. Typical Current Consumption for Selected Functional Blocks**

Copyright © 2008-2011, Texas Instruments Incorporated Control Control of Cubmit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 45



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**





(1) Dynamic power dissipation of LVCMOS buffer varies with output frequency and can be found in the LVCMOS dynamic  $I_{CC}$  vs frequency plot, as shown in Typical Performance [Characteristics](#page-20-0). Total power dissipation of the LVCMOS buffer is the sum of static and dynamic power dissipation. CLKoutXa and CLKoutXb are each considered an LVCMOS buffer.

(2) Assuming ThetaJ = 27.4 °C/W, the total power dissipated on chip must be less than  $40/27.4 = 1450$  mW to guarantee a junction temperature is less than 125 °C.

(3) Worst case power dissipation can be estimated by multiplying typical power dissipation with a factor of 1.2.

### **Current Consumption / Power Dissipation Calculations**

Due to the myriad of possible configurations the following table serves to provide enough information to allow the user to calculate estimated current consumption of the device. Unless otherwise noted  $V_{CC} = 3.3 V$ ,  $T_A = 25 °C$ .

From [Table](#page-44-0) 33 the current consumption can be calculated in any configuration. For example, the current for the entire device with 1 LVDS (CLKout0) & 1 LVPECL (CLKout1) output in bypassed mode can be calculated by adding up the following blocks: core current, clock buffer, one LVDS output buffer current, and one LVPECL output buffer current. There will also be one LVPECL output drawing emitter current, but some of the power from the current draw is dissipated in the external 120  $\Omega$  resistors which doesn't add to the power dissipation budget for the device. If delays or divides are switched in, then the additional current for these stages needs to be added as well.

For power dissipated by the device, the total current entering the device is multiplied by the voltage at the device minus the power dissipated in any emitter resistors connected to any of the LVPECL outputs. If no emitter resistors are connected to the LVPECL outputs, this power will be 0 watts. For example, in the case of 1 LVDS (CLKout0) & 1 LVPECL (CLKout1) operating at 3.3 V, we calculate 3.3 V  $\times$  (115 + 10 + 10 + 19.3 + 40) mA = 3.3  $V \times 194.3$  mA = 641.2 mW. Because the LVPECL output (CLKout1) has the emitter resistors hooked up and the power dissipated by these resistors is 50 mW, the total device power dissipation is 641.2 mW - 50 mW = 591.2 mW.

When the LVPECL output is active,  $~1.7$  V is the average voltage on each output as calculated from the LVPECL V<sub>OH</sub> & V<sub>OL</sub> typical specification. Therefore the power dissipated in each emitter resistor is approximately (1.7 V)<sup>2</sup> / 120  $\Omega$  = 25 mW. When the LVPECL output is disabled, the emitter resistor voltage is ~1.07 V. Therefore the power dissipated in each emitter resistor is approximately (1.07 V)<sup>2</sup> / 120 Ω = 9.5 mW.



#### **Power Supply Conditioning**

The recommended technique for power supply management is to connect the power pins for the clock outputs (pins 13, 37, 40, 43, and 46) to a dedicated power plane and connect all other power pins on the device (pins 3, 8, 18, 19, 22, 24, 30, 31, and 33) to a second power plane. Note: the LMK04000 family has internal voltage regulators for the PLL and VCO blocks to provide noise immunity.

#### **Thermal Management**

Power consumption of the LMK04000 family of devices can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125 °C. That is, as an estimate,  $T_A$  (ambient temperature) plus device power consumption times  $\theta_{JA}$  should not exceed 125 °C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to a printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. A recommended land and via pattern is shown in [Figure](#page-46-0) 15. More information on soldering WQFN packages can be obtained: <http://www.national.com/analog/packaging/>.



**Figure 15. Recommended Land and Via Pattern**

<span id="page-46-0"></span>To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in [Figure](#page-46-0) 15 should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated.

Copyright © 2008–2011, Texas Instruments Incorporated Companies Copyright [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 47

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**







### <span id="page-47-0"></span>**Optional Crystal Oscillator Implementation (OSCin/OSCin\*)**

The LMK04000 family features supporting circuitry for a discretely implemented oscillator driving the OSCin port pins. [Figure](#page-47-0) 16 illustrates a reference design circuit for a crystal oscillator:

This circuit topology represents a parallel resonant mode oscillator design. When selecting a crystal for parallel resonance, the total load capacitance,  $C_L$ , must be specified. The load capacitance is the sum of the tuning capacitance ( $C_{\text{TLNE}}$ ), the capacitance seen looking into the OSCin port ( $C_{\text{IN}}$ ), and stray capacitance due to PCB parasitics  $(C_{STRAY})$ , and is given by:

$$
C_L = C_{\text{TUNE}} + C_{\text{IN}} + \frac{C_{\text{STRAY}}}{2}
$$

 $= 16$ , scapaci<br>The capaci<br>The desecution of pF<br>y OSC<br>price circles<br>acteris<br>minal<br>= 14 pF  $C_{\text{TIME}}$  is provided by the varactor diode shown in [Figure](#page-47-0) 16, Skyworks model SMV1249-074. A dual diode package with common cathode and provides the variable capacitance for tuning. The single diode capacitance ranges from approximately 31 pF at 0.3 V to 3.4 pF at 3 V. The capacitance range of the dual package (anode to anode) is approximately 15.5 pF at 3 V to 1.7 pF at 0.3 V. The desired value of  $V_{\text{TUNE}}$  applied to the diode should be V<sub>CC</sub>/2, or 1.65 V for V<sub>CC</sub> = 3.3 V. The typical performance curve from the data sheet for the SMV1249-074 indicates that the capacitance at this voltage is approximately 6 pF (12 pF/2).

The nominal input capacitance  $(C_{IN})$  of the LMK04000 family OSCin pins is 6 pF. The stray capacitance  $(C_{STRAY})$ of the PCB should be minimized by arranging the oscillator circuit layout to achieve trace lengths as short as possible and as narrow as possible trace width (50  $Ω$  characteristic impedance is not required). As an example, assume that  $C_{STRAY}$  is 4 pF. The total load capacitance is nominally:

$$
C_{L} = 6 + 6 + \frac{4}{2} = 14 \text{ pF}
$$

Consequently the load capacitance specification for the crystal in this case should be nominally 14 pF.



The 2.2 nF capacitors shown in the circuit are coupling capacitors that block the DC tuning voltage applied by the 4.7 k and 10 k resistors. The value of these coupling capacitors should be large, relative to the value of  $C_{\text{TUNE}}$  $(C_{C1} = C_{C2} \gg C_{TUNE})$ , so that  $C_{TUNE}$  becomes the dominant capacitance.

For a specific value of  $C_L$ , the corresponding resonant frequency (F<sub>L</sub>) of the parallel resonant mode circuit is:

$$
F_L = F_S \cdot \left\{ \frac{C_1}{2(C_0 + C_{L1})} + 1 \right\} = F_S \cdot \left\{ 2 \left( \frac{C_0}{C_1} + \frac{C_L}{C_1} \right) + 1 \right\}
$$

 $F_S$  = Series resonant frequency

 $C_1$  = Motional capacitance of the crystal

 $C_1$  = Load capacitance

 $C_0$  = Shunt capacitance of the crystal, specified on the crystal datasheet

The normalized tuning range of the circuit is closely approximated by:

$$
\frac{\Delta F}{F} = \frac{F_{CL1} - F_{CL2}}{F_{FCL1}} = \frac{C_1}{2} \cdot \left\{ \frac{1}{(C_0 + C_{L1})} - \frac{1}{(C_0 + C_{L2})} \right\} = \frac{1}{2} \cdot \left\{ \frac{1}{C_0} - \frac{C_{L1}}{C_1} - \frac{1}{C_0} \right\}
$$

 $C_{L1}$ ,  $C_{L2}$  = The endpoints of the circuit's load capacitance range, assuming a variable capacitance element is one component of the load.  $F_{CL1}$ ,  $F_{CL2}$  = parallel resonant frequencies at the extremes of the circuit's load capacitance range.

A common range for the pullability ratio,  $C_0/C_1$ , is 250 to 280. The ratio of the load capacitance to the shunt capacitance is  $-(n * 1000)$ ,  $n < 10$ . Hence, picking a crystal with a smaller pullability ratio supports a wider tuning range because this allows the scale factors related to the load capacitance to dominate.

Examples of the phase noise and jitter performance of the LMK04031 with a crystal oscillator are shown in [Table](#page-48-0) 34. This table illustrates the clock output phase noise when a 12.288 MHz crystal is paired with PLL1.

<span id="page-48-0"></span>

#### **Table 34. Example RMS Jitter and Clock Output Phase Noise for LMK04031 with a 12.288 MHz Crystal Driving OSCin (T = 25 °C, VCC = 3.3 V) (1)**

(1) Performance data and crystal specifications contained in this section are based on Ecliptek model ECX-6465, 12.288 MHz.



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

#### **Table 34. Example RMS Jitter and Clock Output Phase Noise for LMK04031 with a 12.288 MHz Crystal Driving OSCin (T = 25 °C, VCC = 3.3 V) [\(1\)](#page-49-0) (continued)**



<span id="page-49-0"></span>Example crystal specifications are presented in [Table](#page-49-1) 35.

#### **Table 35. Example Crystal Specifications**

<span id="page-49-1"></span>

See [Figure](#page-49-2) 17 for a representative tuning curve.



### <span id="page-49-2"></span>**Figure 17. Example Tuning Curve, 12.288 MHz Crystal**



The tuning curve achieved in the user's application may differ from the curve shown above due to differences in PCB layout and component selection.

This data is measured on the bench with the crystal integrated with the LMK04000 family. Using a voltmeter to monitor the  $V_{TUNE}$  node for the crystal, the PLL1 reference clock input frequency is swept in frequency and the resulting tuning voltage generated by PLL1 is measured at each frequency. At each value of the reference clock frequency, the lock state of PLL1 should be monitored to ensure that the tuning voltage applied to the crystal is valid.

The curve shows over the tuning voltage range of 0.17 VDC to 3.0 VDC, the frequency range is  $\pm$  163 ppm; or equivalently, a crystal frequency range of  $\pm$  2000 Hz. The measured tuning voltage at the nominal crystal frequency (12.288 MHz) is 1.4 V. Using the diode data sheet tuning characteristics, this voltage results in a tuning capacitance of approximately 6.5 pF.

The tuning curve data can be used to calculate the gain of the oscillator  $(K<sub>VCO</sub>)$ . The data used in the calculations is taken from the most linear portion of the curve, a region centered on the crossover point at the nominal frequency (12.288 MHz). For a well designed circuit, this is the most likely operating range. In this case, the tuning range used for the calculations is  $\pm$  1000 Hz ( $\pm$  0.001 MHz), or  $\pm$  81.4 ppm. The simplest method is to calculate the ratio:

$$
K_{VCO} = \frac{\Delta F}{\Delta V} = \left(\frac{\Delta F_2 - \Delta F_1}{V_{TUNE2} - V_{TUNE1}}\right), \frac{MHz}{V}
$$
  
data from the curve this become  
0.001 - (-0.001)

ΔF2 and ΔF1 are in units of MHz. Using data from the curve this becomes:

$$
\frac{0.001 - (-0.001)}{2.03 - 0.814} = 0.00164 \frac{\text{MHz}}{\text{V}}
$$

A second method uses the tuning data in units of ppm:

 $\Delta$ V • 10 $^6$  $F_{\text{NOM}} \bullet (\Delta \text{ppm}_2 - \Delta \text{ppm}_1)$  $\frac{0.001 - (-0.001)}{2.03 - 0.814} = 0.00164 \frac{\text{MHz}}{\text{V}}$ <br>
hits of ppm:<br>
K<sub>VCO</sub> =  $\frac{F_{\text{NOM}} \cdot (\Delta p p m_2 - \Delta p p m_1)}{\Delta t}$ 

 $F<sub>NOM</sub>$  is the nominal frequency of the crystal and is in units of MHz. Using the data, this becomes:

$$
\frac{12.288 \cdot (81.4 - (-81.4))}{(2.03 - 0.814) \cdot 10^6} = 0.00164, \frac{MHz}{V}
$$

In order to ensure startup of the oscillator circuit, the equivalent series resistance (ESR) of the selected crystal should conform to the specifications listed in the table of Electrical [Characteristics.](#page-5-0) It is also important to select a crystal with adequate power dissipation capability, or drive level. If the drive level supplied by the oscillator exceeds the maximum specified by the crystal manufacturer, the crystal will undergo excessive aging and possibly become damaged. Drive level is directly proportional to resonant frequency, capacitive load seen by the crystal, voltage and equivalent series resistance (ESR). For more complete coverage of crystal oscillator design,<br>see Application Note AN-1939 at http://www.national.com/analog/timing/clocking or see Application Note AN-1939 at <http://www.national.com/analog/timing/clocking> or <http://www.national.com/appnotes>.

### **Termination and use of Clock Output (Drivers)**

When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter performance:

- Transmission line theory should be followed for good impedance matching to prevent reflections.
- Clock drivers should be presented with the proper loads. For example:
	- LVDS drivers are current drivers and require a closed current loop.
	- LVPECL drivers are open emitters and require a DC path to ground.
- Receivers should be presented with a signal biased to their specified DC bias level (common mode voltage) for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage level. In this case, the signal should normally be AC coupled.

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 51



SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

It is possible to drive a non-LVPECL or non-LVDS receiver with an LVDS or LVPECL driver as long as the above guidelines are followed. Check the datasheet of the receiver or input being driven to determine the best termination and coupling method to be sure that the receiver is biased at its optimum DC voltage (common mode voltage). For example, when driving the OSCin/OSCin\* input of the LMK04000 family, OSCin/OSCin\* should be AC coupled because OSCin/OSCin\* biases the signal to the proper DC level (See [Figure](#page-42-1) 13) This is only slightly different from the AC coupled cases described in Driving CLKin Pins with a [Single-Ended](#page-54-0) Source because the DC blocking capacitors are placed between the termination and the OSCin/OSCin<sup>\*</sup> pins, but the concept remains the same. The receiver (OSCin/OSCin\*) sets the input to the optimum DC bias voltage (common mode voltage), not the driver.

### **Termination for DC Coupled Differential Operation**

For DC coupled operation of an LVDS driver, terminate with 100  $\Omega$  as close as possible to the LVDS receiver as shown in [Figure](#page-51-0) 18.



**Figure 18. Differential LVDS Operation, DC Coupling, No Biasing of the Receiver**

<span id="page-51-0"></span>For DC coupled operation of an LVPECL driver, terminate with 50  $\Omega$  to V<sub>CC</sub> - 2 V as shown in [Figure](#page-51-1) 19. Alternatively terminate with a Thevenin equivalent circuit (120  $\Omega$  resistor connected to V<sub>CC</sub> and an 82  $\Omega$  resistor connected to ground with the driver connected to the junction of the 120 Ω and 82 Ω resistors) as shown in [Figure](#page-51-2) 20 for  $V_{\text{CC}} = 3.3$  V.



<span id="page-51-1"></span>





<span id="page-51-2"></span>



#### **Termination for AC Coupled Differential Operation**

AC coupling allows for shifting the DC bias level (common mode voltage) when driving different receiver standards. Since AC coupling prevents the driver from providing a DC bias voltage at the receiver it is important to ensure the receiver is biased to its ideal DC level.

When driving non-biased LVDS receivers with an LVDS driver, the signal may be AC coupled by adding DC blocking capacitors, however the proper DC bias point needs to be established at the receiver. One way to do this is with the termination circuitry in [Figure](#page-52-0) 21.



**Figure 21. Differential LVDS Operation, AC Coupling, External Biasing at the Receiver**

<span id="page-52-0"></span>Some LVDS receivers may have internal biasing on the inputs. In this case, the circuit shown in [Figure](#page-52-0) 21 is modified by replacing the 50  $\Omega$  terminations to Vbias with a single 100  $\Omega$  resistor across the input pins of the receiver, as shown in [Figure](#page-52-1) 22. When using AC coupling with LVDS outputs, there may be a startup delay observed in the clock output due to capacitor charging. The previous figures employ a 0.1 µF capacitor. This value may need to be adjusted to meet the startup requirements for a particular application.



**Figure 22. LVDS Termination for a Self-Biased Receiver**

<span id="page-52-1"></span>LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use 120 Ω emitter resistors close to the LVPECL driver to provide a DC path to ground as shown in [Figure](#page-52-2) 23. For proper receiver operation, the signal should be biased to the DC bias level (common mode voltage) specified by the receiver. The typical DC bias voltage for LVPECL receivers is 2 V. A Thevenin equivalent circuit (82  $\Omega$  resistor connected to V<sub>CC</sub> and a 120  $\Omega$  resistor connected to ground with the driver connected to the junction of the 82  $\Omega$  and 120  $\Omega$  resistors) is a valid termination as shown in [Figure](#page-52-2) 23 for  $V_{CC} = 3.3$  V. Note this Thevenin circuit is different from the DC coupled example in [Figure](#page-51-2) 20.



<span id="page-52-2"></span>**Figure 23. Differential LVPECL Operation, AC Coupling, Thevenin Equivalent, External Biasing at the Receiver**

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**

#### **Termination for Single-Ended Operation**

A balun can be used with either LVDS or LVPECL drivers to convert the balanced, differential signal into an unbalanced, single-ended signal.

<span id="page-53-0"></span>It is possible to use an LVPECL driver as one or two separate 800 mVpp signals. When using only one LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminated the unused driver. When DC coupling one of the LMK04000 family clock LVPECL drivers, the termination should be 50 Ω to V<sub>CC</sub> - 2 V as shown in [Figure](#page-53-0) 24. The Thevenin equivalent circuit is also a valid termination as shown in [Figure](#page-53-1) 25 for Vcc = 3.3 V.



**Figure 24. Single-Ended LVPECL Operation, DC Coupling**



**Figure 25. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent**

<span id="page-53-1"></span>When AC coupling an LVPECL driver use a 120  $\Omega$  emitter resistor to provide a DC path to ground and ensure a 50 Ω termination with the proper DC bias level for the receiver. The typical DC bias voltage for LVPECL receivers is 2 V (See Driving CLKin Pins with a [Single-Ended](#page-54-0) Source). If the companion driver is not used it should be terminated with either a proper AC or DC termination. This latter example of AC coupling a singleended LVPECL signal can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise analyzer. When using most RF test equipment no DC bias point (0 VDC) is required for safe and proper operation. The internal 50  $\Omega$  termination of the test equipment correctly terminates the LVPECL driver being measured as shown in [Figure](#page-53-2) 26.



**Figure 26. Single-Ended LVPECL Operation, AC Coupling**

<span id="page-53-2"></span>54 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback Copyright © 2008–2011, Texas Instruments Incorporated



#### **DRIVING CLKin AND OSCin INPUTS**

#### **Driving CLKin Pins with a Differential Source**

<span id="page-54-1"></span>Both CLKin ports can be driven by differential signals. It is recommended that the input mode be set to bipolar (CLKinX TYPE = 0) when using differential reference clocks. The LMK04000 family internally biases the input pins so the differential interface should be AC coupled. The recommended circuits for driving the CLKin pins with either LVDS or LVPECL are shown in [Figure](#page-54-1) 27 and [Figure](#page-54-2) 28.



**Figure 27. CLKinX/X\* Termination for an LVDS Reference Clock Source**



**Figure 28. CLKinX/X\* Termination for an LVPECL Reference Clock Source**

<span id="page-54-2"></span>Finally, a reference clock source that produces a differential sinewave output can drive the CLKin pins using the following circuit. Note: the signal level must conform to the requirements for the CLKin pins listed in the [Electrical](#page-5-0) [Characteristics](#page-5-0) table.



**Figure 29. CLKinX/X\* Termination for a Differential Sinewave Reference Clock Source**

#### <span id="page-54-0"></span>**Driving CLKin Pins with a Single-Ended Source**

The CLKin pins of the LMK04000 family can be driven using a single-ended reference clock source, for example, either a sinewave source or an LVCMOS/LVTTL source. Either AC coupling or DC coupling may be used. In the case of the sinewave source that is expecting a 50  $\Omega$  load, it is recommended that AC coupling be used as shown in the circuit below with a 50  $\Omega$  termination..

#### **NOTE**

The signal level must conform to the requirements for the CLKin pins listed in the Electrical [Characteristics](#page-5-0) table. CLKinX\_TYPE in Register 11 is recommended to be set to bipolar mode (CLKinX  $TYPE = 0$ ).

Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 55

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**





**Figure 30. CLKinX/X\* Single-ended Termination**

If the CLKin pins are being driven with a single-ended LVCMOS/LVTTL source, either DC coupling or AC coupling may be used. If DC coupling is used, the CLKinX\_TYPE should be set to MOS buffer mode (CLKinX\_TYPE = 1) and the voltage swing of the source must meet the specifications for DC coupled, MOS-mode clock inputs given in the table of Electrical [Characteristics.](#page-5-0) If AC coupling is used, the CLKinX TYPE should be set to the bipolar buffer mode (CLKinX TYPE = 0). The voltage swing at the input pins must meet the specifications for AC coupled, bipolar mode clock inputs given in the table of Electrical [Characteristics.](#page-5-0) In this case, some attenuation of the clock input level may be required. A simple resistive divider circuit before the AC coupling capacitor is sufficient.



**Figure 31. DC Coupled LVCMOS/LVTTL Reference Clock**

### **Additional Outputs with an LMK04000 Family Device**

The number of outputs on a LMK04000 family device can be expanded in many ways. The first method is to use the differential outputs as two single-ended outputs. For CMOS outputs, both the positive and negative outputs can be programmed to be in phase, or 180 degrees out of phase. LVDS/LVPECL positive and negative outputs are always 180 degrees out of phase. LVDS single-ended is not recommended.

In addition to this technique, the number of outputs can be expanded with a LMK01000 family device. To do this, one of the clock outputs of a LMK04000 can drive the LMK01000 device.

For more information on phase synchronization with multiple devices, please refer to application note AN-1864: [http://www.national.com/an/AN/AN-1864.pdf.](http://www.national.com/an/AN/AN-1864.pdf)

### **Output Clock Phase Noise Performance VS. VCXO Phase Noise**

The jitter cleaning capability of the LMK04000 family is highly dependent on the phase noise performance of the VCXO (or crystal) that is integrated with PLL1. The VCXO is the reference for PLL2 which provides the clock for the output distribution path. Consequently, the designer must choose a VCXO (or crystal) that supports the required performance at the clock outputs.

An example of the difference in performance that can be obtained from various VCXOs is illustrated in the following plots. [Figure](#page-56-0) 32 compares the phase noise of two different VCXOs: VCXO "A" and VCXO "B". Both VCXOs have a center frequency of 100 MHz. The figure of merit, RMS jitter, is measured over the bandwidth 100 Hz to 200 kHz. This is the most relevant integration bandwidth for the VCXO because it will have the most impact inside the loop bandwidth of PLL2.





**Figure 32. VCXO Phase Noise Comparison, 100 MHz**

<span id="page-56-0"></span>This plot shows that VCXO "B" exhibits superior phase noise when compared to VCXO "A". Both VCXOs offer excellent jitter performance from 100 Hz to 200 kHz. VCXO "A" exhibits RMS jitter of 151 femtoseconds (fs), while VCXO "B" has RMS jitter of 90 fs.

[Figure](#page-56-1) 33 [Figure](#page-57-0) 34 [Figure](#page-57-1) 35 present a side-by-side comparison of clock output phase noise at 250 MHz, organized by output format and associated VCXO. The total RMS jitter listed on the plots is integrated from 100 Hz to 20 MHz. Examining these plots, the clock output phase noise associated with VCXO "B" is superior in all cases. The average improvement in RMS jitter due to VCXO "B" is approximately 47 fs. The plots show the primary difference in clock output phase noise is in the band from 100 Hz to approximately 4 kHz. Across this range, the VCXO phase noise dominates that of the PLL, given the loop bandwidth of this design, which is 152 kHz. Above 4 kHz, the PLL noise dominates (inside the loop bandwidth), so it is basically the same for either VCXO. Comparing the jitter of two VCXOs in the 100 Hz to 4 kHz band, it can be shown that VCXO "A" exhibits jitter of 142 fs, and VCXO "B" exhibits jitter of 90 fs. The difference, 52 fs, accounts for the majority of the average difference in RMS jitter at the clock outputs when comparing VCXOs.

The PLL configurations listed below were the same for both VCXOs/LMK040xx pair:

- PLL1 loop filter components: C1 = 100 nF, C2 = 680 nF, R2 = 39 k $\Omega$
- PLL1  $f_{\text{PD}} = 1$  MHz, CP gain = 100 µA, loop BW = 20 Hz
- PLL2 loop filter components: C1 = 0, C2 = 12 nF, R2 = 1.8 k $\Omega$
- PLL2  $f_{PD}$  = 25 MHz, CP gain = 3200 µA, loop BW = 152 kHz





<span id="page-56-1"></span>Copyright © 2008–2011, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAZ8J&partnum=LMK04000) Feedback 57

SNOSAZ8J –SEPTEMBER 2008–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**





**Figure 34. LVPECL Clock Output Phase Noise Comparison, 250 MHz**

<span id="page-57-0"></span>

<span id="page-57-1"></span>**Figure 35. LVCMOS Clock Output Phase Noise Comparison, 250 MHz**



# **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 26-Mar-2013



#### TAPE AND REEL BOX DIMENSIONS



#### \*All dimensions are nominal



# **PACKAGE MATERIALS INFORMATION**



www.ti.com 26-Mar-2013



# RHS (S-PWQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated