# Quad 2-Input NAND Schmitt Trigger The MC74LVX132 is an advanced high speed CMOS Schmitt NAND trigger fabricated with silicon gate CMOS technology. Pin configuration and function are the same as the MC74LVX00, but the inputs have hysteresis. The internal circuit is composed of multiple stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to $7.0~\rm V$ , allowing the interface of $5.0~\rm V$ systems to $3.0~\rm V$ systems. ## **Features** - High Speed: $t_{PD} = 5.8 \text{ ns}$ (Typ) at $V_{CC} = 3.3 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A$ (Max) at $T_A = 25^{\circ}C$ - Power Down Protection Provided on Inputs - Low Noise: $V_{OLP} = 0.5 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: Human Body Model > 2000 V; Machine Model > 200 V • These Devices are Pb-Free and are RoHS Compliant # ON Semiconductor® http://onsemi.com MARKING DIAGRAMS SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G SOEIAJ-14 M SUFFIX CASE 965 LVX132 = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) # **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. Figure 1. Logic Diagram Figure 2. Pin Connection (Top View) # **FUNCTION TABLE** | A Input | B Input | <b>▼</b> Output | |---------|---------|-----------------| | L | L | н | | L | Н | Н | | Н | L | н | | Н | Н | L | # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|------------------------|-----------------------| | MC74LVX132DR2G | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | MC74LVX132DTG | TSSOP-14* | 96 Units / Rail | | MC74LVX132DTR2G | TSSOP-14* | 2500 Tape & Reel | | MC74LVX132MG | SOEIAJ-14<br>(Pb-Free) | 50 Units / Rail | | MC74LVX132MELG | SOEIAJ-14<br>(Pb-Free) | 2000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb–Free. ## **MAXIMUM RATINGS** | Symbol | P | arameter | Value | Unit | |----------------------|----------------------------------------|--------------------------------------------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | | $-0.5$ to $V_{CC} + 0.5$ | V | | I <sub>IK</sub> | DC Input Diode Current | V <sub>I</sub> < GND | -20 | mA | | I <sub>OK</sub> | DC Output Diode Current | V <sub>O</sub> < GND | ±20 | mA | | I <sub>OUT</sub> | DC Output Sink Current | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for | 10 Seconds | 260 | °C | | TJ | Junction Temperature under Bias | | + 150 | °C | | $\theta_{JA}$ | Thermal Resistance | SOIC<br>TSSOP | 250 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 85°C | SOIC<br>TSSOP | 250 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 30% – 35% | UL 94-V0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 2000<br>> 200<br>N/A | V | | I <sub>Latchup</sub> | Latchup Performance | Above V <sub>CC</sub> and Below GND at 85°C (Note 4) | ±300 | mA | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - Tested to EIA/JESD22-A114-A. Tested to EIA/JESD22-A115-A. - 3. Tested to JESD22-C101-A. - 4. Tested to EIA/JESD78. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |-----------------|-------------------------------------------------------------------------------|-----|-------|------| | V <sub>CC</sub> | Supply Voltage | 2.0 | 3.6 | V | | VI | Input Voltage (Note 5) | 0 | 5.5 | V | | V <sub>O</sub> | Output Voltage (HIGH or LOW State) | 0 | 5.5 | V | | T <sub>A</sub> | Operating Free-Air Temperature | -40 | + 125 | °C | | Δt/ΔV | Input Transition Rise or Fall Rate $V_{CC} = 3.0 \text{ V} \pm 0.3 \text{ V}$ | 0 | 100 | ns/V | 5. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level. ## DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | $T_A = \le 85^{\circ}C$ $T_A = \le 125^{\circ}C$ | | | | | | |-----------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------|-----------------------|----------------------|--------------------------------------------------|----------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>T+</sub> | Positive Threshold Voltage (Figure 5) | | 2.0<br>3.0<br>3.6 | 1.15<br>1.50<br>1.70 | 1.31<br>1.82<br>2.12 | 1.60<br>2.25<br>2.60 | 1.15<br>1.50<br>1.70 | 1.60<br>2.25<br>2.60 | 1.15<br>1.50<br>1.70 | 1.60<br>2.25<br>2.60 | V | | V <sub>T-</sub> | Negative Threshold Voltage<br>(Figure 5) | | 2.0<br>3.0<br>3.6 | 0.30<br>0.75<br>1.00 | 0.64<br>1.13<br>1.46 | 0.9<br>1.45<br>1.90 | 0.30<br>0.75<br>1.00 | 0.90<br>1.45<br>1.90 | 0.30<br>0.75<br>1.00 | 0.90<br>1.45<br>1.90 | V | | V <sub>H</sub> | Hysteresis Voltage<br>(Figure 5) | | 2.0<br>3.0<br>3.6 | 0.30<br>0.30<br>0.35 | 0.70<br>0.76<br>0.69 | 1.30<br>1.50<br>1.60 | 0.30<br>0.30<br>0.35 | 1.30<br>1.50<br>1.60 | 0.30<br>0.30<br>0.35 | 1.30<br>1.50<br>1.60 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $I_{OH} = -50 \mu A$ $I_{OH} = -50 \mu A$ $I_{OH} = -4 \text{ mA}$ | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 | | 1.9<br>2.9<br>2.48 | | 1.9<br>2.9<br>2.34 | | V | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $I_{OL}$ = 50 $\mu$ A<br>$I_{OL}$ = 50 $\mu$ A<br>$I_{OL}$ = 4 mA | 2.0<br>3.0<br>3.0 | | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 | | 0.1<br>0.1<br>0.44 | | 0.1<br>0.1<br>0.52 | V | | I <sub>in</sub> | Maximum Input Leakage<br>Current | V <sub>in</sub> = 5.5 V or<br>GND | 3.6 | | | ± 0.1 | | ± 1.0 | | ± 1.0 | μΑ | | Icc | Maximum Quiescent Supply<br>Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 3.6 | | | 2.0 | | 20 | | 20 | μΑ | # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = ≤ 85°C | | T <sub>A</sub> = ≤ 125°C | | | | |----------------------------------------|------------------------------|--------------------------|------------------------------|-----------------------|-------------|-------------------------|------------|--------------------------|------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, | V <sub>CC</sub> = 2.7V | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.0<br>10.0 | 11.0<br>16.0 | 1.0<br>1.0 | 13.0<br>18.7 | 1.0<br>1.0 | 15.0<br>20.0 | ns | | | A or B to $\overline{Y}$ | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.8<br>8.3 | 10.6<br>15.4 | 1.0<br>1.0 | 12.5<br>17.5 | 1.0<br>1.0 | 14.5<br>19.5 | | | toshL, | Output to Output Skew | V <sub>CC</sub> = 2.7V | C <sub>L</sub> = 50pF | | | 1.5 | | 1.5 | | 1.5 | ns | | toslh | (Note 6) | $V_{CC} = 3.3 \pm 0.3 V$ | C <sub>L</sub> = 50pF | | | 1.5 | | 1.5 | | 1.5 | | | C <sub>in</sub> | Maximum Input<br>Capacitance | | | | 4 | 10 | | 10 | | 10 | pF | | | | | | | Ty | pical @ | 25°C, V | <sub>CC</sub> = 5.0 | ٧ | | | | C <sub>PD</sub> | Power Dissipation Capacit | tance (Note 6) | | | | | 11 | | | | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/4$ (per gate). C<sub>PD</sub> is used to determine the no-load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . # NOISE CHARACTERISTICS (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | T <sub>A</sub> = | 25°C | | |------------------|----------------------------------------------|------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.5 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.5 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | Figure 3. Switching Waveforms \*Includes all probe and jig capacitance Figure 4. Test Circuit Figure 5. Typical Input Threshold, $V_{T_+}, V_{T_-}$ versus Power Supply Voltage (a) A Schmitt-Trigger Squares Up Inputs With Slow Rise and Fall Times (b) A Schmitt-Trigger Offers Maximum Noise Immunity Figure 6. Typical Schmitt-Trigger Applications Figure 7. Input Equivalent Circuit # **PACKAGE DIMENSIONS** SOIC-14 **D SUFFIX** CASE 751A-03 **ISSUE J** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | S INCHES | | | |-----|---------|--------|-----------|-------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | C | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | М | 0 ° | 7° | 0 ° | 7° | | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | | В | 0.25 | 0.50 | 0.010 | 0.019 | | # **SOLDERING FOOTPRINT** DIMENSIONS: MILLIMETERS ## PACKAGE DIMENSIONS # TSSOP-14 **DT SUFFIX** CASE 948G-01 ISSUE B - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|--------|----------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | Κ | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | 6.40 BSC | | BSC | | М | 0 ° | 8 ° | 0 ° | 8 ° | ## **SOLDERING FOOTPRINT** # PACKAGE DIMENSIONS # SOEIAJ-14 CASE 965-01 **ISSUE B** #### NOTES: - 1. DIMENO... Y14.5M, 1982. DIMENSIONING AND TOLERANCING PER ANSI - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE, MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INC | HES | | |----------------|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | | 2.05 | | 0.081 | | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | | b | 0.35 | 0.50 | 0.014 | 0.020 | | | С | 0.10 | 0.20 | 0.004 | 0.008 | | | D | 9.90 | 10.50 | 0.390 | 0.413 | | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | | е | 1.27 | BSC | 0.050 BSC | | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | | L | 0.50 | 0.85 | 0.020 | 0.033 | | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | | М | 0 ° | 10° | 0 ° | 10° | | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | | Z | | 1.42 | | 0.056 | | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Ce Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative