# AT17F16

# **Atmel**

# **FPGA Configuration Flash Memory**

## DATASHEET

#### **Features**

- Programmable 16,777,216 x 1-bit Serial Memories Designed to Store Configuration Programs for Field Programmable Gate Arrays (FPGAs)
- 3.3V Output Capability
- 5.0V Tolerant I/O Pins
- Program Support using the Atmel ATDH2200E System, ATDH2225 ISP Cable, or Third-party Programmers
- In-System Programmable (ISP) via 2-wire Bus
- Simple Interface to SRAM FPGAs
- Compatible with Atmel AT40K and AT94K Devices, Altera<sup>®</sup> FLEX<sup>®</sup>, APEX<sup>™</sup> Devices, Lucent<sup>®</sup> ORCA<sup>®</sup> FPGAs, Xilinx<sup>®</sup> XC3000, XC4000, XC5200, Spartan<sup>®</sup>, Virtex<sup>®</sup> FPGAs, Motorola<sup>®</sup> MPA1000 FPGAs
- Cascadable Read-back to Support Additional Configurations or Higher-density Arrays
- Low-power CMOS FLASH Process
- Available in 8-pad LAP (Pin-compatible with 8-lead SOIC/VOIC Footprint Packages) and 20-lead PLCC Packages
- Emulation of the Atmel AT24C Serial EEPROMs
- Low-power Standby Mode
- Single Device Capable of Holding Four Bitstream Files Allowing Simple System Reconfiguration
- Fast Serial Download Speeds up to 33MHz
- Endurance: 10,000 Write Cycles Typical
- Green (Pb/Halide-free/RoHS Compliant) Packages

#### **Description**

The Atmel<sup>®</sup> AT17F16 In-System Programmable Configuration PROMs (Configurators) provide an easy-to-use, cost-effective configuration memory solutions for FPGAs. The AT17F16 is packaged in the 8-pad LAP and 20-lead PLCC packages (Table 1). The AT17F16 uses a simple serial-access procedure to configure one or more FPGA devices.

The AT17F16 can be programmed with industry-standard programmers, the Atmel ATDH2200E Programming Kit, or the Atmel ATDH2225 ISP Cable.

Table 1. AT17F16 Packages

| Package      | AT17F16 |
|--------------|---------|
| 8-pad LAP    | Yes     |
| 20-lead PLCC | Yes     |

# 1. Pin Configurations

#### Table 1-1. Pin Descriptions

| Pin                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA <sup>(1)</sup>         | Three-state DATA output for FPGA Configuration. Open-collector bi-directional pin for configuration programming.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CLK <sup>(1)</sup>          | <b>Clock Input.</b> Used to increment the internal address and bit counter for reading and programming.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PAGE_EN <sup>(2)</sup>      | <b>Enable Page Download Mode Input.</b> When PAGE_EN is high, the configuration download address space is partitioned into four equal pages. This gives users the ability to easily store and retrieve multiple configuration bitstreams from a single configuration device. This input works in conjunction with the PAGESEL inputs. PAGE_EN must be remain low if paging is not desired. When SER_EN is Low (ISP mode) this pin has no effect.                                                                                                                                                                                                                                                                                                                          |
| PAGESEL[1:0] <sup>(2)</sup> | <b>Page Select Inputs.</b> Used to determine which of the four memory pages are targeted during a serial configuration download. The address space for each of the pages is shown in Table 1-2. When SER_EN is Low (ISP mode) these pins have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RESET/OE <sup>(1)</sup>     | <b>Output Enable (Active High) and RESET (Active Low) when SER_EN</b> is High. A Low level on RESET/OE resets both the address and bit counters. A High level (with CE Low) enables the data output driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CE <sup>(1)</sup>           | <b>Chip Enable Input (Active Low)</b> . A Low level (with OE High) allows CLK to increment the address counter and enables the data output driver. A High level on $\overline{CE}$ disables both the address and bit counters and forces the device into a low-power standby mode. Note that this pin will <i>not</i> enable/disable the device in the 2-wire Serial Programming mode (SER_EN Low).                                                                                                                                                                                                                                                                                                                                                                       |
| GND                         | $\textbf{Ground}.$ A 0.2µF decoupling capacitor between $V_{CC}$ and GND is recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CEO                         | Chip Enable Output (when SER_EN is High). This output goes Low when the internal address counter has reached its maximum value. If the PAGE_EN input is set High, the maximum value is the highest address in the selected partition. The PAGESEL[1:0] inputs are used to make the four partition selections. If the PAGE_EN input is set Low, the device is not partitioned and the address maximum value is the highest address in the device (Table 1-2). In a daisy chain of AT17F Series devices, the CEO pin of one device must be connected to the CE input of the next device in the chain. It will stay Low as long as CE is Low and OE is High. It will then follow CE until OE goes Low; thereafter, CEO will stay High until the entire EEPROM is read again. |
| A2 <sup>(1)</sup>           | <b>Device Selection Input, (when SER_EN Low).</b> The input is used to enable (or chip select) the device during programming (i.e., when SER_EN is Low). Refer to the AT17F(A) Programming Specification available at www.atmel.com for additional details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| READY                       | <b>Open Collector Reset State Indicator</b> . Driven Low during power-up reset, released when power-up is complete. (Recommend $4.7k\Omega$ pull-up on this pin if used).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SER_EN <sup>(1)</sup>       | Serial Enable Input. Must remain High during FPGA configuration operations. Bringing $\overline{SER}_{EN}$ Low enables the 2-Wire Serial Programming Mode. For non-ISP applications, $\overline{SER}_{EN}$ should be tied to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>CC</sub>             | Device Power Supply. +3.3V (±10%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Notes: 1. Internal 20KΩ pull-up resistor

2. Internal  $30K\Omega$  pull-up resistor



#### Table 1-2. Address Space PAGESEL[1:0]

| Paging Decodes            | AT17F16 (16Mb) |
|---------------------------|----------------|
| PAGESEL = 00, PAGE_EN = 1 | 00000 – 3FFFFh |
| PAGESEL = 01, PAGE_EN = 1 | 40000 – 7FFFh  |
| PAGESEL = 10, PAGE_EN = 1 | 80000 – BFFFFh |
| PAGESEL = 11, PAGE_EN = 1 | C0000 – FFFFFh |
| PAGESEL = XX, PAGE_EN = 0 | 00000 – FFFFFh |

#### Table 1-3. **Pin Configurations**

| Name            | I/O | 8-pad LAP | 20-lead PLCC |
|-----------------|-----|-----------|--------------|
| DATA            | I/O | 1         | 2            |
| CLK             | I   | 2         | 4            |
| PAGE_EN         | I   | —         | 16           |
| PAGESEL0        | I   | —         | 11           |
| PAGESEL1        | I   | —         | 7            |
| RESET/OE        | I   | 3         | 6            |
| CE              | I   | 4         | 8            |
| GND             | —   | 5         | 10           |
| CEO             | 0   | 6         | 14           |
| A2              | I   | 6         | 14           |
| READY           | 0   | _         | 15           |
| SER_EN          | I   | 7         | 17           |
| V <sub>CC</sub> | _   | 8         | 20           |

#### Figure 1-1. Pinouts



Note: Drawings are not to scale.



# 2. Block Diagram

Figure 2-1. Block Diagram





# 3. Device Description

The control signals for the configuration memory device (CE, RESET/OE and CLK) interface directly with the FPGA device control signals. All FPGA devices can control the entire configuration process and retrieve data from the configuration device without requiring an external intelligent controller.

The  $\overline{\text{RESET}}$ /OE and  $\overline{\text{CE}}$  pins control the tri-state buffer on the DATA output pin and enable the address counter. When  $\overline{\text{RESET}}$ /OE is driven Low, the configuration device resets its address counter and tri-states its DATA pin. The  $\overline{\text{CE}}$  pin also controls the output of the AT17F16. If  $\overline{\text{CE}}$  is held High after the  $\overline{\text{RESET}}$ /OE reset pulse, the counter is disabled and the DATA output pin is tri-stated. When OE is subsequently driven High, the counter and the DATA output pin are enabled. When  $\overline{\text{RESET}}$ /OE is driven Low again, the address counter is reset and the DATA output pin is tri-stated, regardless of the state of  $\overline{\text{CE}}$ .

When the configurator has driven out all of its data and  $\overline{CEO}$  is driven Low, the device tri-states the DATA pin to avoid contention with other configurators. Upon power-up, the address counter is automatically reset.

# 4. FPGA Master Serial Mode Summary

The I/O and logic functions of any SRAM-based FPGA are established by a configuration program. The program is loaded either automatically upon power-up, or on command, depending on the state of the FPGA mode pins. In Master mode, the FPGA automatically loads the configuration program from an external memory. The AT17F16 Serial Configuration PROM has been designed for compatibility with the Master Serial mode.

This document discusses the Atmel AT40K, AT40KAL and AT94KAL applications as well as Xilinx applications.

# 5. Control of Configuration

Most connections between the FPGA device and the AT17F16 Serial Configurator PROM are simple and self-explanatory.

- The DATA output of the AT17F16 Configurator drives DIN of the FPGA devices.
- The master FPGA CCLK output drives the CLK input of the AT17F16 Configurator.
- The CEO output of any AT17F16 Configurator drives the CE input of the next Configurator in a cascade chain of configurator devices.
- SER\_EN must be connected to V<sub>CC</sub> or allowed to float to logic High via the internal pull-up resistor (except during ISP).
- The READY pin is available as an open-collector indicator of the device's reset status; it is driven Low while the device is in its power-on reset cycle and released (tri-stated) when the cycle is complete.
- PAGE\_EN must be held Low if download paging is not desired. The PAGESEL[1:0] inputs must be tied off High or Low. If paging is desired, PAGE\_EN must be High and the PAGESEL pins must be set to High or Low such that the desired page is selected, see Table 1-2.

# 6. Cascading Serial Configuration Devices

For multiple FPGAs configured as a daisy-chain, or for FPGAs requiring larger configuration memories, cascaded configurators provide additional memory.

After the last bit from the first configurator is read, the clock signal to the configurator asserts its  $\overline{CEO}$  output Low and disables its DATA line driver. The second configurator recognizes the Low level on its  $\overline{CE}$  input and enables its DATA output.

After configuration is complete, the address counters of all cascaded configurators are reset if the RESET/OE on each configurator is driven to its active (Low) level.

If the address counters are not to be reset upon completion, then the RESET/OE input can be tied to its inactive (High) level.



# 7. Programming Mode

The programming mode is entered by bringing  $\overline{SER}_{EN}$  Low. In this mode the chip can be programmed by the 2-wire serial bus. The programming is done at V<sub>CC</sub> supply only. Programming super voltages are generated inside the chip. The AT17F16 is read/write at 3.3V nominal. Refer to the AT17F16(A) Programming Specification available on www.atmel.com for more programming details. The AT17F16 is supported by the Atmel ATDH2200E programming system along with many third party programmers.

## 8. Standby Mode

The AT17F16 enters a low-power standby mode whenever  $\overline{SER}_{EN}$  is High and  $\overline{CE}$  is asserted High. In this mode, the AT17F16 consumes less than 2mA of current at 3.6V. The output remains in a high-impedance state regardless of the state of the OE input.



# 9. Electrical Specifications

#### 9.1 Absolute Maximum Ratings\*

| Operating Temperature                                         |
|---------------------------------------------------------------|
| Storage Temperature                                           |
| Voltage on Any Pin with Respect to Ground                     |
| Supply Voltage (V $_{\rm CC}$ )                               |
| Maximum Soldering Temp. (10 sec. @ 1/16in.)                   |
| ESD (R <sub>ZAP</sub> = 1.5K, C <sub>ZAP</sub> = 100pF) 2000V |

\*Notice: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those listed under operating conditions is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability.

## 9.2 Operating Conditions

#### Table 9-1.Operating Conditions

| Symbol          | Description                                   | Min  | Мах  | Units |
|-----------------|-----------------------------------------------|------|------|-------|
| V <sub>CC</sub> | Supply voltage relative to GND -40°C to +85°C | 2.97 | 3.63 | V     |

### 9.3 DC Characteristics

#### Table 9-2. DC Characteristics

| Symbol           | Description                                                   | Min | Мах             | Units |
|------------------|---------------------------------------------------------------|-----|-----------------|-------|
| V <sub>IH</sub>  | High-level Input Voltage                                      | 2.0 | V <sub>CC</sub> | V     |
| V <sub>IL</sub>  | Low-level Input Voltage                                       | 0   | 0.8             | V     |
| V <sub>OH</sub>  | High-level Output Voltage (I <sub>OH</sub> = -2.5mA)          | 2.4 |                 | V     |
| V <sub>OL</sub>  | Low-level Output Voltage ( $I_{OL}$ = +3.0mA)                 |     | 0.4             | V     |
| V <sub>OH</sub>  | High-level Output Voltage (I <sub>OH</sub> = -2.0mA)          | 2.4 |                 | V     |
| V <sub>OL</sub>  | Low-level Output Voltage ( $I_{OL}$ = +3.0mA)                 |     | 0.4             | V     |
| I <sub>CCA</sub> | Supply Current, Active Mode (3.6V 33MHz)                      |     | 40              | mA    |
| I <sub>L</sub>   | Input or Output Leakage Current ( $V_{IN}$ = $V_{CC}$ or GND) | -10 | 10              | μA    |
| I <sub>CCS</sub> | Supply Current, Standby Mode                                  |     | 2               | mA    |

#### 9.4 AC Characteristics

| Symbol                          | Description                                                             | Min | Тур | Max | Units |
|---------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>OE</sub> <sup>(1)</sup>  | OE to Data Delay                                                        |     |     | 55  | ns    |
| T <sub>CE</sub> <sup>(1)</sup>  | CE to Data Delay                                                        |     |     | 60  | ns    |
| T <sub>CAC</sub> <sup>(1)</sup> | CLK to Data Delay                                                       |     |     | 30  | ns    |
| Т <sub>ОН</sub>                 | Data Hold from $\overline{CE}$ , OE, or CLK                             | 0   |     |     | ns    |
| T <sub>DF</sub> <sup>(2)</sup>  | CE or OE to Data Float Delay                                            |     |     | 15  | ns    |
| T <sub>LC</sub>                 | CLK Low Time                                                            | 15  |     |     | ns    |
| T <sub>HC</sub>                 | CLK High Time                                                           | 15  |     |     | ns    |
| T <sub>SCE</sub>                | $\overline{\text{CE}}$ Setup Time to CLK (to guarantee proper counting) | 25  |     |     | ns    |
| T <sub>HCE</sub>                | CE Hold Time from CLK (to guarantee proper counting)                    | 0   |     |     | ns    |
| T <sub>HOE</sub>                | RESET/OE Low Time (guarantees counter is reset)                         | 20  |     |     | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency SEREN = 0                                 |     |     | 10  | MHz   |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency SEREN = 1                                 |     |     | 33  | MHz   |
| T <sub>WR</sub>                 | Write Cycle Time <sup>(3)</sup>                                         |     | 12  |     | μs    |
| T <sub>EC</sub>                 | Erase Cycle Time <sup>(3)</sup>                                         |     | 33  |     | S     |

Table 9-3. AC Characteristics

Notes: 1. AC test lead = 50pF.

- 2. Float delays are measured with 5pF AC loads. Transition is measured ±200mV from steady-state active levels.
- 3. See the AT17F(A) Programming Specification for procedural information.

#### Table 9-4. AC Characteristics When Cascading

| Symbol                          | Description                               | Min | Max | Units |
|---------------------------------|-------------------------------------------|-----|-----|-------|
| T <sub>CDF</sub> <sup>(2)</sup> | CLK to Data Float Delay                   |     | 50  | ns    |
| T <sub>OCK</sub> <sup>(1)</sup> | CLK to CEO Delay                          |     | 55  | ns    |
| T <sub>OCE</sub> <sup>(1)</sup> | $\overline{CE}$ to $\overline{CEO}$ Delay |     | 40  | ns    |
| T <sub>OOE</sub> <sup>(1)</sup> | RESET/OE to CEO Delay                     |     | 35  | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency             |     | 33  | MHz   |

Notes: 1. AC test load = 50pF.

2. Float delays are measured with 5pF AC loads. Transition is measured ± 200mV from steady-state active levels.



Figure 9-1. AC Waveforms



#### Figure 9-2. AC Waveforms when Cascading



# 10. Ordering Information

#### 10.1 Ordering Code Detail



## 10.2 Ordering Codes

| Memory Size | Atmel Ordering Code | ering Code Lead Finish Package |      | Voltage | Operation Range |
|-------------|---------------------|--------------------------------|------|---------|-----------------|
| 16-Mbit     | AT17F16-30CU        | Sn                             | 8CN4 | 3.3V    | Industrial      |
| TO-IMDIL    | AT17F16-30JU        | (Lead-free/Halogen-free)       | 20J  | 5.5V    | (-40°C to 85°C) |

|      | Package Type                                                                                                   |
|------|----------------------------------------------------------------------------------------------------------------|
| 8CN4 | 8-pad, 6.00mm x 6.00mm x 1.04mm, Leadless Array Package (LAP)<br>Pin-compatible with 8-lead SOIC/VOIC Packages |
| 20J  | 20-lead, Plastic J-leaded Chip Carrier (PLCC)                                                                  |



# 11. Packaging Information

#### 11.1 8CN4 — 8-pad LAP







# 12. Revision History

| Doc Rev | Date    | Comments                                                                                                                                                                        |
|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3392G   | 01/2015 | Removed commercial and 32-lead TQFP package options.<br>Updated the 8CN4 package outline drawing, template, Atmel logos, and disclaimer page.<br>Added an ordering code detail. |
| 3392F   | 02/2008 | Removed -30JC, -30JI, -30BJC and -30BJI devices from ordering information.                                                                                                      |
| 3392E   | 08/2007 | Removed -30CC and -30CI devices from ordering information.<br>Announced last-time buy for -30JC, -30BJC, -30JI, and -30BJI devices.                                             |
| 3392D   | 03/2006 | Added last-time buy for AT17F16-30CC and AT17F16-30CI.                                                                                                                          |

# Atmel Enabling Unlimited Possibilities®



Т

Atmel Corporation

1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2015 Atmel Corporation. / Rev.: Atmel-3392G-CNFG-AT17F16-Datasheet\_012015.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.