## Data Sheet

## FEATURES

High speed
80 MHz typical -3 dB bandwidth ( $\mathbf{G}=+1$ )
75 MHz typical -3 dB bandwidth $(\mathbf{G}=+2)$
1000 V/ $\mu \mathrm{s}$ typical slew rate
50 ns typical settling time to $0.1 \%$ ( $\mathrm{V}_{\text {out }}=10 \mathrm{~V}$ step)
Ideal for video applications
30 MHz typical 0.1 dB bandwidth ( $\mathbf{G}=+2, \mathrm{~V}_{\mathrm{s}}= \pm \mathbf{1 5} \mathrm{V}$ )
$0.02 \%$ typical differential gain ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ )
$0.04^{\circ}$ typical differential phase ( $\mathrm{V}_{\mathrm{s}}= \pm \mathbf{1 5} \mathrm{V}$ )
Low noise
$2.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ typical input voltage noise
$13 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ typical inverting input current noise
Low power
8.0 mA maximum supply current (quiescent)
2.1 mA typical supply current (power-down mode)

High performance disable function
Turn off time: $\mathbf{1 0 0}$ ns typical
Break before make guaranteed
Input to output isolation of $\mathbf{6 4 ~ d B}$ (off state)
Flexible operation
Specified for $\pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ operation
$\pm 2.9 \mathrm{~V}$ typical output swing into a $150 \Omega$ load ( $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ )

## APPLICATIONS

Professional video cameras
Multimedia systems
NTSC-, PAL-, and SECAM-compatible systems
Video line drivers
ADC or DAC buffers
DC restoration circuits

## GENERAL DESCRIPTION

The AD810 is a composite and HDTV-compatible, current feedback, video operational amplifier, ideal for use in systems such as multimedia, digital tape recorders, and video cameras. The 0.1 dB flatness specification at a bandwidth of 30 MHz $(\mathrm{G}=+2)$ and the differential gain and phase of $0.02 \%$ and $0.04^{\circ}$ (NTSC) make the AD810 ideal for any broadcast quality video system. All these specifications are under load conditions of $150 \Omega$ (one $75 \Omega$ back terminated cable).

The AD810 is ideal for power sensitive applications such as video cameras, offering a low power supply current of 8.0 mA

## CONNECTION DIAGRAM

AD810


Figure 1
maximum. The disable feature reduces the power supply current to only 2.1 mA , while the amplifier is not in use, to conserve power. Furthermore, the AD810 is specified over a power supply range of $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$.
The AD810 works well as an ADC or DAC buffer in video systems due to its unity gain $(\mathrm{G}=+1)-3 \mathrm{~dB}$ bandwidth of 80 MHz . Because the AD810 is a transimpedance amplifier, this bandwidth can be maintained over a wide range of gains while featuring a low noise of $2.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ for wide dynamic range applications.

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
Connection Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
Maximum Power Dissipation ..... 5
ESD Caution ..... 5
Pin Configurations and Function Descriptions .....  6
Typical Performance Characteristics ..... 7
Test Circuits. ..... 14
Theory of Operation ..... 15
General Design Considerations ..... 15
Achieving Very Flat Gain Response at High Frequency ..... 15
REVISION HISTORY
5/2019—Rev. A to Rev. B
Updated Format ..... Universal
Changed Vo to Vout and
AD810S to 5962-9313201MPA ..... Throughout
Deleted Closed-Loop Gain and Phase vs. Frequency Plot andDifferential Gain and Phase vs. Supply Voltage Plot1
Changes to General Description Section ..... 1
Changes to Table 1 ..... 3
Deleted Figure 2; Renumbered Sequentially ..... 4
Changes to Table 2, Maximum Power Dissipation Section .....  5
Added Thermal Resistance Section and Table 3; Renumbered Sequentially .................................................................................. 5 .....  5
Added Pin Configurations and Function Descriptions Section,Figure 3, Figure 4, Figure 5, and Table 4; RenumberedSequentially .6
Changes to Figure 6 Caption and Figure 7 Caption. ..... 7
Changes to Figure 14 Caption and Figure 16 ..... 8
Changes to Figure 19 ..... 9
Added Test Circuits Section ..... 14
Moved Figure 45 and Figure 46 ..... 14
Changed Choice of Feedback and Gain Resistor Section toChoice of Feedback Resistor Section15
Choice of Feedback Resistor ..... 15
Printed Circuit Board Layout ..... 15
Quality of Coaxial Cable ..... 15
Power Supply Bypassing ..... 15
Power Supply Operating Range ..... 15
Offset Nulling ..... 16
Disable Mode ..... 16
Applications Information ..... 17
Capacitive Loads ..... 17
Operation As a Video Line Driver ..... 18
2:1 Video Multiplexer ..... 19
4:1 Multiplexer ..... 20
Outline Dimensions ..... 21
Ordering Guide ..... 22
Changes to Achieving Very Flat Gain Response at High Frequency Section, Choice of Feedback Resistor Section, and Power Supply Bypassing Section ..... 15
Moved Figure 45 ..... 16
Changes to Disable Mode Section ..... 16
Added Applications Information Section ..... 17
Moved Capacitive Loads Section and Figure 48 to Figure 51 .. ..... 17
Changes to Figure 48 and Figure 50 ..... 17
Moved Operation As a Video Line Driver Section and Figure 52 to Figure 56 ..... 18
Change to Figure 54 ..... 18
Moved 2:1 Video Multiplexer Section and Figure 57 to
Figure 60 ..... 19
Changes to Figure 58 ..... 19
Moved 4:1 Multiplexer Section and Figure 61 to Figure 63 ..... 20
Changes to 4:1 Multiplexer Section ..... 20
Updated Outline Dimensions ..... 21
Changes to Ordering Guide ..... 22
10/1992—Rev. 0 to Rev. A

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, supply voltage $\left(\mathrm{V}_{\mathrm{S}}\right)= \pm 15 \mathrm{~V}$ dc, load resistance $\left(\mathrm{R}_{\mathrm{L}}\right)=150 \Omega$, unless otherwise noted.
Table 1.


| Parameter | Test Conditions/Comments | AD810A |  |  | 5962-9313201MPA ${ }^{1}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing ${ }^{3}$ <br> Short-Circuit Current <br> Output Current | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX, }} \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max, }} \mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 12.5 \\ & \pm 12 \\ & \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 2.9 \\ & \pm 12.9 \\ & \\ & 150 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & \pm 2.5 \\ & \pm 12.5 \\ & \pm 12 \\ & 30 \end{aligned}$ | $\begin{aligned} & \pm 2.9 \\ & \pm 12.9 \\ & 150 \\ & 60 \\ & \hline \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA |
| OUTPUT RESISTANCE | Open loop ( 5 MHz ) |  | 15 |  |  | 15 |  | $\Omega$ |
| INPUT CHARACTERISTICS Input Resistance Input Capacitance | Positive input <br> Negative input <br> Positive input | 2.5 | $\begin{aligned} & 10 \\ & 40 \\ & 2 \end{aligned}$ |  | 2.5 | $\begin{aligned} & 10 \\ & 40 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| DISABLE CHARACTERISTICS ${ }^{4}$ <br> Off Isolation <br> Off Output Resistance Turn On Time ${ }^{5}$ <br> Turn Off Time $\overline{\text { DISABLE }}$ Pin Current <br> Minimum $\overline{\text { DISABLE }}$ Pin Current to Disable | $\mathrm{f}=5 \mathrm{MHz}$, see Figure 59 <br> See Figure $15, R_{G}$ is gain resistor <br> Output impedance (Zout) = low, see <br> Figure 59 <br> $Z_{\text {Out }}=$ high <br> $\overline{\text { DISABLE }}$ pin $=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ <br> $\overline{\text { DISABLE }}$ pin $=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }} \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ |  | $\begin{aligned} & 64 \\ & \left(R_{F}+R_{G}\right) \\| 13 \mathrm{pF} \\ & 170 \\ & 100 \\ & 50 \\ & 290 \\ & 30 \end{aligned}$ | $\begin{aligned} & 75 \\ & 400 \end{aligned}$ | 10 | $\begin{aligned} & 64 \\ & \left(R_{F}+R_{G}\right) \\| 13 \mathrm{pF} \\ & 170 \\ & 100 \\ & 50 \\ & 290 \\ & 30 \end{aligned}$ | $\begin{aligned} & 75 \\ & 400 \\ & 40 \end{aligned}$ | dB <br> $\Omega$ <br> ns <br> ns <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power-Down Current | $25^{\circ} \mathrm{C} \text { to } \mathrm{T}_{\max }$ <br> $\mathrm{T}_{\text {MIN }}$ $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ <br> $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{s}}= \pm 15 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 3.0 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 6.8 \\ & 8.3 \\ & 1.8 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & \pm 18 \\ & 7.5 \\ & 8.0 \\ & 10.0 \\ & 2.3 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 3.5 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 6.8 \\ & 9 \\ & 1.8 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & \pm 18 \\ & 7.5 \\ & 8.0 \\ & 11.0 \\ & 2.3 \\ & 2.8 \end{aligned}$ | V <br> V <br> mA <br> mA <br> mA <br> mA <br> mA |
| TEMPERATURE <br> Operating Range ( $\mathrm{T}_{\text {MIN }}$ to Tмax) |  | -40 |  | +85 | -55 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation | See Figure 2 |
| Output Short-Circuit Duration $^{1}$ | See Figure 2 |
| Common-Mode Input Voltage | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm 6 \mathrm{~V}$ |
| Storage Temperature Range |  |
| $\quad$ PDIP | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| CERDIP | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| SOIC_N | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| AD810A | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| 5962-9313201MPA |  |
| Junction Temperature | $145^{\circ} \mathrm{C}$ |
| AD810A | $175^{\circ} \mathrm{C}$ |
| 5962-9313201MPA | $300^{\circ} \mathrm{C}$ |
| Lead Temperature Range (Soldering |  |
| $\quad 60$ sec) |  |

${ }^{1}$ Internal short-circuit protection may not be sufficient to guarantee that the maximum junction temperature is not exceeded under all conditions.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the natural convection junction to ambient thermal resistance measured in a one-cubic foot sealed enclosure.

Table 3. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| N-8 | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Q-8 | 110 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| R-8 | 150 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD810 is limited by the associated rise in junction temperature. To ensure proper operation, it is important to observe the derating curves in Figure 2.


Figure 2. Total Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 8-Lead PDIP Pin Configuration


Figure 5. 8-Lead SOIC Pin Configuration


Figure 4. 8-Lead CERDIP Pin Configuration

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1,5 | OFFSET NULL | Inverting Input Offset Null Connection. See Figure 47. |
| 2 | - IN | Inverting Input. |
| 3 | + IN | Noninverting Input. |
| 4 | $-V_{S}$ | Negative Supply Voltage. |
| 6 | OUTPUT | Output. |
| 7 | $+V_{S}$ | Positive Supply Voltage. |
| 8 | DISABLE | Disable (Active Low). |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Magnitude of the Output Voltage vs. Supply Voltage


Figure 7. Output Voltage vs. Load Resistance


Figure 8. Input Bias Current vs. Junction Temperature


Figure 9. Supply Current vs. Junction Temperature


Figure 10. Input Offset Voltage vs. Junction Temperature


Figure 11. Short-Circuit Current vs. Junction Temperature


Figure 12. Closed-Loop Output Resistance vs. Frequency


Figure 13. Large Signal Frequency Response


Figure 14. Output Current vs. Junction Temperature


Figure 15. Output Resistance vs. Frequency, Disabled State


Figure 16. Input Voltage Noise and Input Current Noise vs. Frequency


Figure 17. Common-Mode Rejection vs. Frequency


Figure 18. Harmonic Distortion vs. Frequency $\left(R_{L}=100 \Omega\right)$


Figure 19. Output Swing (to 0 V) vs. Settling Time at Various Error Levels


Figure 20. Power Supply Rejection vs. Frequency


Figure 21. Harmonic Distortion vs. Frequency $\left(R_{L}=400 \Omega\right)$


器
Figure 22. Slew Rate vs. Supply Voltage


Figure 23. Closed-Loop Gain and Phase Shift vs. Frequency, G=+1, $R_{F}=1 \mathrm{k} \Omega$ for $\pm 15 \mathrm{~V}, 910 \Omega$ for $\pm 5 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$


Figure 24. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=+1, R L=150 \Omega$


Figure 25. Small Signal Pulse Response, Gain $=+1, R_{F}=1 \mathrm{k} \Omega, R_{L}=150 \Omega$, $V_{s}= \pm 15 \mathrm{~V}$


Figure 26. Closed-Loop Gain and Phase Shift vs. Frequency, $G=+1$, $R_{F}=1 \mathrm{k} \Omega$ for $\pm 15 \mathrm{~V}, 910 \Omega$ for $\pm 5 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$


Figure 27. $-3 d B$ Bandwidth vs. Supply Voltage, $G=+1, R_{L}=1 \mathrm{k} \Omega$


Figure 28. Small Signal Pulse Response, Gain $=+10, R_{F}=442 \Omega, R_{L}=150 \Omega$, $V_{s}= \pm 15 \mathrm{~V}$


Figure 29. Closed-Loop Gain and Phase Shift vs. Frequency,
$G=+10, R_{L}=150 \Omega$


Figure 30. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=+10, R_{L}=150 \Omega$


ू̀
ले
N.

Figure 31. Large Signal Pulse Response, Gain $=+10, R_{F}=442 \Omega, R_{L}=400 \Omega$,
$V_{s}= \pm 15 \mathrm{~V}$


Figure 32. Closed-Loop Gain and Phase Shift vs. Frequency, $G=+10, R_{L}=1 \mathrm{k} \Omega$


Figure 33. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=+10, R_{L}=1 \mathrm{k} \Omega$


Figure 34. Closed-Loop Gain and Phase Shift vs. Frequency $G=-1$, $R_{L}=150 \Omega, R_{F}=681 \Omega$ for $\pm 15 \mathrm{~V}, 620 \Omega$ for $\pm 5 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$


Figure 35. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=-1, R_{L}=150 \Omega$


Figure 36. Small Signal Pulse Response, Gain $=-1, R_{F}=681 \Omega, R_{L}=150 \Omega$, $V_{S}= \pm 5 \mathrm{~V}$


Figure 37. Closed-Loop Gain and Phase Shift vs. Frequency, $G=-1, R_{L}=1 \mathrm{k} \Omega$, $R_{F}=681 \Omega$ for $V_{S}= \pm 15 \mathrm{~V}, 620 \Omega$ for $\pm 5 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$


Figure 38. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=-1, R_{L}=1 \mathrm{k} \Omega$


Figure 39. Small Signal Pulse Response, Gain $=-10, R_{F}=442 \Omega, R_{L}=150 \Omega$, $V_{s}= \pm 15 \mathrm{~V}$


Figure 40. Closed-Loop Gain and Phase Shift vs. Frequency, $G=-10, R_{L}=150 \Omega$


Figure 41. $-3 d B$ Bandwidth vs. Supply Voltage, $G=-10, R_{L}=150 \Omega$


Figure 42. Large Signal Pulse Response, Gain $=-10, R_{F}=442 \Omega, R_{L}=400 \Omega$, $V_{s}= \pm 15 \mathrm{~V}$


Figure 44. $-3 d B$ Bandwidth vs. Supply Voltage, $G=-10, R_{L}=1 \mathrm{k} \Omega$


Figure 43. Closed-Loop Gain and Phase Shift vs. Frequency, $G=-10, R_{L}=1 \mathrm{k} \Omega$

## TEST CIRCUITS



Figure 45. Noninverting Amplifier Connection


Figure 46. Inverting Amplifier Connection

## THEORY OF OPERATION

## GENERAL DESIGN CONSIDERATIONS

The AD810 is a current feedback amplifier optimized for use in high performance video and data acquisition systems. Because the AD810 uses a current feedback architecture, its closed-loop bandwidth depends on the value of the feedback resistor. Table 5 and Table 6 list recommended resistor values for some useful closed-loop gains and supply voltages. As shown in Table 5 and Table 6, the closed-loop bandwidth is not a strong function of gain, as it is for a voltage feedback amplifier. The recommended resistor values results in maximum bandwidths with less than 0.1 dB of peaking in the gain vs. frequency response.

The -3 dB bandwidth is also somewhat dependent on the power supply voltage. Lowering the supplies increases the values of internal capacitances, reducing the bandwidth. To compensate for this reduction, smaller values of feedback resistor are sometimes used at lower supply voltages. The characteristic curves in Figure 23 and Figure 24 illustrate that bandwidths of over 100 MHz on 30 V total supplies and over 50 MHz on 5 V total supplies can be achieved.

Table 5. -3 dB Bandwidth vs. Closed-Loop Gain and Resistance Values ( $\mathrm{R}_{\mathrm{L}}=150 \Omega$ ), $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$

| Closed-Loop Gain | $\mathbf{R}_{\mathbf{F}}$ | $\mathbf{R}_{\mathbf{G}}$ | $\mathbf{- 3 ~ d B}$ Bandwidth (MHz) |
| :--- | :--- | :--- | :--- |
| +1 | $1 \mathrm{k} \Omega$ | Open | 80 |
| +2 | $715 \Omega$ | $715 \Omega$ | 75 |
| +10 | $270 \Omega$ | $30 \Omega$ | 65 |
| -1 | $681 \Omega$ | $681 \Omega$ | 70 |
| -10 | $249 \Omega$ | $24.9 \Omega$ | 65 |

Table 6. -3 dB Bandwidth vs. Closed-Loop Gain and Resistance Values ( $\mathrm{R}_{\mathrm{L}}=150 \Omega$ ), $\mathrm{V}_{\mathrm{s}}= \pm \mathbf{~ V}$

| Closed-Loop Gain | $\mathbf{R}_{\mathbf{F}}$ | $\mathbf{R}_{\mathbf{G}}$ | $\mathbf{- 3} \mathbf{~ d B}$ Bandwidth (MHz) |
| :--- | :--- | :--- | :--- |
| +1 | $910 \Omega$ | Open | 50 |
| +2 | $715 \Omega$ | $715 \Omega$ | 50 |
| +10 | $270 \Omega$ | $30 \Omega$ | 50 |
| -1 | $620 \Omega$ | $620 \Omega$ | 55 |
| -10 | $249 \Omega$ | $24.9 \Omega$ | 50 |

## ACHIEVING VERY FLAT GAIN RESPONSE AT HIGH FREQUENCY

Achieving and maintaining gain flatness of less than 0.1 dB above 10 MHz is not difficult if the recommended resistor values are used. Additionally, consider feedback resistor selection, PCB layout, coaxial cable quality, power supply bypassing and operating range, and offset nulling to ensure consistently optimal results.

## CHOICE OF FEEDBACK RESISTOR

Because the 3 dB bandwidth depends on the feedback resistor, the fine scale flatness varies to some extent with feedback resistor tolerance. It is recommended that resistors with a $1 \%$ tolerance be used to maintain exceptional flatness through high volume production.

## PRINTED CIRCUIT BOARD LAYOUT

As with all wideband amplifiers, PCB parasitics can affect the overall closed-loop performance. Most important are stray capacitances at the output and inverting input nodes. (An added capacitance of 2 pF between the inverting input and ground adds about 0.2 dB of peaking in the gain of 2 response, and increase the bandwidth to 105 MHz ). Leave space ( $3 / 16$ inches is sufficient) around the signal lines to minimize coupling. Also, keep signal lines connecting the feedback and gain resistors short enough so that their associated inductance does not cause high frequency gain errors. Line lengths less than $1 / 4$ inches are recommended.

## QUALITY OF COAXIAL CABLE

Optimum flatness when driving a coaxial cable is possible only when the driven cable is terminated at each end with a resistor matching its characteristic impedance. With an ideal coaxial cable, the resulting flatness is not affected by the length of the cable. Although outstanding results can be achieved using inexpensive cables, some variation in flatness due to varying cable lengths is to be expected.

## POWER SUPPLY BYPASSING

Adequate power supply bypassing can be critical when optimizing the performance of a high frequency circuit. Inductance in the power supply leads can contribute to resonant circuits that produce peaking in the amplifier response. Although the recommended $0.1 \mu \mathrm{~F}$ power supply bypass capacitors are sufficient in most applications, more elaborate bypassing (such as using two paralleled capacitors) may be required in some cases. In addition, if large current transients must be delivered to the load, bypass capacitors (typically greater than $1 \mu \mathrm{~F}$ ) are required to optimize settling time and lowest distortion.

## POWER SUPPLY OPERATING RANGE

The AD810 operates with supplies from $\pm 18 \mathrm{~V}$ down to about $\pm 2.5 \mathrm{~V}$. On $\pm 2.5 \mathrm{~V}$ supplies, the low distortion output voltage swing is greater than 1 V p-p. Single-supply operation can be achieved by biasing the input common-mode voltage at the supply midpoint.

## OFFSET NULLING

A $10 \mathrm{k} \Omega$ potentiometer connected between Pin 1 and Pin 5, with its wiper connected to +V s can be used to trim out the inverting input current (with about $\pm 20 \mu \mathrm{~A}$ of range). For closed-loop gains above about 5 , this configuration may not be sufficient to trim the output offset voltage to zero. Tie the potentiometer wiper to ground through a large value resistor ( $50 \mathrm{k} \Omega$ for $\pm 5 \mathrm{~V}$ supplies, $150 \mathrm{k} \Omega$ for $\pm 15 \mathrm{~V}$ supplies) to trim the output to zero at high closed-loop gains.


Figure 47. Offset Null Configuration

## DISABLE MODE

By pulling the voltage on Pin 8 to ground ( 0 V ), the AD810 can be put into a disabled state. In this condition, the supply current drops to less than 2.8 mA , the output becomes high impedance, and there is a high level of isolation from input to output. In the case of a line driver, for example, the output impedance is about the same as for a $1.5 \mathrm{k} \Omega$ resistor (the feedback plus gain resistors) in parallel with a 13 pF capacitor (due to the output) and the input to output isolation is greater than 65 dB at 1 MHz .

Leaving the disable pin disconnected (floating) keeps the AD810 operational in the enabled state.
The input impedance of the disable pin is about $35 \mathrm{k} \Omega$ in parallel with a few pF . When grounded, about $50 \mu \mathrm{~A}$ flows out of the $\overline{\text { DISABLE }}$ pin for $\pm 5 \mathrm{~V}$ supplies. If driven by complementary output CMOS logic, the disable time (until the output goes high impedance) is about 100 ns and the enable time (to low impedance output) is about 170 ns on $\pm 5 \mathrm{~V}$ supplies. The enable time can be extended to about 750 ns by using open-drain logic.

When operated on $\pm 15 \mathrm{~V}$ supplies, the AD810 disable pin can be driven by open-drain logic. In this case, adding a $10 \mathrm{k} \Omega$ pull-up resistor from the $\overline{\mathrm{DISABLE}}$ pin to the positive supply decreases the enable time to about 150 ns . If there is a nonzero voltage present on the amplifier output at the time the device is switched to the disabled state, some additional decay time is required for the output voltage to decrease to zero. The total time for the output to go to zero is generally about 250 ns and is somewhat dependent on the load impedance.

In cases where the amplifier is driving a high impedance load, the input to output isolation decreases significantly if the input signal is greater than about 1.2 V p-p. The isolation can be restored back to the 65 dB level by adding an extra load (for example, $150 \Omega$ ) at the amplifier output. This additional load attenuates the feedthrough signal. (This decreased isolation is not an issue for multiplexer applications where the outputs of multiple AD810 devices are tied together as long as at least one channel is in the on state.)

## APPLICATIONS INFORMATION

## CAPACITIVE LOADS

When used with the appropriate feedback resistor, the AD810 can drive capacitive loads exceeding 1000 pF directly without oscillation. By using the curves in Figure 50 to choose the resistor value, less than 1 dB of peaking can easily be achieved without sacrificing much bandwidth. Note that the curves in Figure 50 were generated for the case of a $10 \mathrm{k} \Omega$ load resistor. For smaller load resistances, the peaking is less than indicated by Figure 50.

Another method of compensating for large load capacitances is to insert a resistor in series ( $\mathrm{R}_{\mathrm{s}}$ ) with the loop output, as shown in Figure 48. In most cases, less than $50 \Omega$ is all that is needed to achieve an extremely flat gain response.
Figure 49 to Figure 51 illustrate the outstanding performance that can be achieved when driving a 1000 pF capacitor.


Figure 48. Circuit Options for Driving a Large Capacitive Load


Figure 49. Performance Comparison of Two Methods for Driving a Large Capacitive Load


Figure 50. Maximum Load Capacitance vs. Feedback Resistor, Peaking $<1 \mathrm{~dB}$


Figure 51. AD810 Driving a 1000 pF Load, Gain $=+2, R_{F}=750 \Omega, R_{S}=11 \Omega$, $R_{L}=10 \mathrm{k} \Omega$

## OPERATION AS A VIDEO LINE DRIVER

The AD810 is designed to offer outstanding performance at closed-loop gains of 1 or greater. At a gain of 2 , the low differential gain and phase errors and wide -0.1 dB bandwidth are nearly independent of supply voltage and load (as shown in Figure 53 through Figure 55) making the AD810 an excellent video line driver.


Figure 52. Video Line Driver Operating at Gain $=+2$


Figure 53. Closed-Loop Gain and Phase Shift vs. Frequency, $G=+2, R_{L}=150 \Omega, R_{F}=715 \Omega$


Figure 54. Differential Gain and Differential Phase vs. Supply Voltage


Figure 55. Normalized Gain vs. Frequency for Various Supply Voltages, Gain $=+2, R_{F}=715 \Omega$


Figure 56. $-3 d B$ Bandwidth vs. Supply Voltage, $G=+2, R_{L}=150 \Omega$

## 2:1 VIDEO MULTIPLEXER

The outputs of two AD810 devices can be wired together to form a 2:1 mux without degrading the flatness of the gain response. Figure 59 shows a recommended configuration that results in -0.1 dB bandwidth of 20 MHz and off channel isolation of 77 dB at 10 MHz on $\pm 5 \mathrm{~V}$ supplies. The time to switch between channels is about $0.75 \mu \mathrm{~s}$ when the DISABLE pins are driven by open-drain output logic. Adding pull-up resistors to the logic outputs or using complementary output logic (such as the $74 \mathrm{HC} 04)$ reduces the switching time to about 180 ns . The switching time is only slightly affected by the signal level.


Figure 57. Channel Switching Time for the 2:1 Mux


Figure 58. Isolation vs. Frequency for 2:1 Mux, Off Channel


Figure 59. A Fast Switching 2:1 Video Mux


Figure 60. Closed-Loop Gain and Phase Shift vs. Frequency for 2:1 Mux, On Channel

## 4:1 MULTIPLEXER

A multiplexer of arbitrary size can be formed by combining the desired number of AD810 devices together with the appropriate selection logic. The schematic in Figure 63 shows a recommendation for a 4:1 mux, which can be useful for driving a high impedance such as the input to a video ADC. The output series resistors effectively compensate for the combined output capacitance of the off channels plus the input capacitance of the ADC while maintaining wide bandwidth. In the case illustrated in Figure 63, the -0.1 dB bandwidth is about 20 MHz with no peaking. Switching time and off channel isolation (for the 4:1 mux) are about 250 ns and 60 dB at 10 MHz , respectively.


Figure 61. Closed-Loop Gain and Phase Shift vs. Frequency for 4:1 Mux, On Channel


Figure 62. Isolation vs. Frequency for 4:1 Mux, Off Channel


Figure 63. 4:1 Multiplexer Driving a High Impedance

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-001
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 64. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body
( $N-8$ )
Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 65. 8-Lead Ceramic Dual In-Line Package [CERDIP]
(Q-8)
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 66. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
( $R$-8)
Dimensions shown in millimeters and (inches)

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD810ANZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Plastic Dual In-Line Package [PDIP] | $\mathrm{N}-8$ |
| AD810ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Plastic Standard Small Outline Package [SOIC_N] | R-8 |
| AD810ARZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Plastic Standard Small Outline Package [SOIC_N] | R-8 |
| AD810ARZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Plastic Standard Small Outline Package [SOIC_N] | R-8 |
| $5962-9313201 \mathrm{MPA}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Ceramic Dual In-Line Package [CERDIP] | Q-8 |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ See the Analog Devices military data sheet for 883B specifications.
    ${ }^{2}$ Slew rate measurement is based on $10 \%$ to $90 \%$ rise time with the amplifier configured for a gain of -10 .
    ${ }^{3}$ Voltage swing is defined as useful operating range, not the saturation range.
    ${ }^{4}$ Disable guaranteed break before make.
    ${ }^{5}$ Turn on time is defined with $\pm 5 \mathrm{~V}$ supplies using complementary output CMOS to drive the disable pin.

