## Leading Edge Performance

- 320 MHz Internal Performance
- 3.7 ns Clock-to-Out (Pin-to-Pin)
- 0.1 ns Input Setup
- 0.25 ns Clock Skew


## Specifications

- 12,000 to 48,000 System Gates
- Up to 249 User-Programmable I/O Pins
- Up to 1,080 Flip-Flops
- $0.35 \mu$ CMOS


## Features

- 66 MHz PCI
- CPLD and FPGA Integration
- Single-Chip Solution
- $100 \%$ Resource Utilization with $100 \%$ Pin Locking
- 3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
- Very Low Power Consumption
- Deterministic, User-Controllable Timing
- Unique In-System Diagnostic and Debug Capability with Silicon Explorer II
- Boundary Scan Testing in Compliance with IEEE Standard 1149.1 (JTAG)
- Secure Programming Technology Prevents Reverse Engineering and Design Theft


## SX Product Profile

| Device | A54SX08 | A54SX16 | A54SX16P | A54SX32 |
| :---: | :---: | :---: | :---: | :---: |
| Capacity Typical Gates System Gates | $\begin{aligned} & 8,000 \\ & 12,000 \end{aligned}$ | $\begin{aligned} & 16,000 \\ & 24,000 \end{aligned}$ | $\begin{aligned} & 16,000 \\ & 24,000 \end{aligned}$ | $\begin{aligned} & 32,000 \\ & 48,000 \end{aligned}$ |
| Logic Modules Combinatorial Cells | $\begin{aligned} & 768 \\ & 512 \end{aligned}$ | $\begin{gathered} 1,452 \\ 924 \end{gathered}$ | $\begin{gathered} 1,452 \\ 924 \end{gathered}$ | $\begin{aligned} & \hline 2,880 \\ & 1,800 \end{aligned}$ |
| Register Cells (Dedicated Flip-Flops) | 256 | 528 | 528 | 1,080 |
| Maximum User I/Os | 130 | 175 | 175 | 249 |
| Clocks | 3 | 3 | 3 | 3 |
| JTAG | Yes | Yes | Yes | Yes |
| PCI | - | - | Yes | - |
| Clock-to-Out | 3.7 ns | 3.9 ns | 4.4 ns | 4.6 ns |
| Input Setup (external) | 0.8 ns | 0.5 ns | 0.5 ns | 0.1 ns |
| Speed Grades | Std, $-1,-2,-3$ | Std, $-1,-2,-3$ | Std, -1, -2, -3 | Std, -1, -2, -3 |
| Temperature Grades | C, I, M | C, I, M | C, I, M | C, I, M |
| Packages (by pin count) PLCC PQFP <br> VQFP <br> TQFP <br> PBGA <br> FBGA | $\begin{gathered} 84 \\ 208 \\ 100 \\ 144,176 \\ - \\ 144 \end{gathered}$ | $\begin{aligned} & - \\ & 208 \\ & 100 \\ & 176 \end{aligned}$ | $\begin{gathered} - \\ 208 \\ 100 \\ 144,176 \end{gathered}$ | $\begin{gathered} - \\ 208 \\ - \\ 144,176 \\ 313,329 \end{gathered}$ |

## Ordering Information

A54SX16

## Plastic Device Resources

|  | User I/Os (including clock buffers) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device | $\begin{gathered} \hline \text { PLCC } \\ \text { 84-Pin } \end{gathered}$ | $\begin{gathered} \text { VQFP } \\ \text { 100-Pin } \end{gathered}$ | $\begin{gathered} \text { PQFP } \\ \text { 208-Pin } \end{gathered}$ | $\begin{gathered} \text { TQFP } \\ \text { 144-Pin } \end{gathered}$ | $\begin{gathered} \text { TQFP } \\ \text { 176-Pin } \end{gathered}$ | $\begin{gathered} \text { PBGA } \\ \text { 313-Pin } \end{gathered}$ | $\begin{gathered} \text { PBGA } \\ \text { 329-Pin } \end{gathered}$ | $\begin{gathered} \text { FBGA } \\ \text { 144-Pin } \end{gathered}$ |
| A54SX08 | 69 | 81 | 130 | 113 | 128 | - | - | 111 |
| A54SX16 | - | 81 | 175 | - | 147 | - | - | - |
| A54SX16P | - | 81 | 175 | 113 | 147 | - | - | - |
| A54SX32 | - | - | 174 | 113 | 147 | 249 | 249 | - |

Note: Package Definitions (Consult your local Actel sales representative for product availability):
PLCC = Plastic Leaded Chip Carrier
PQFP = Plastic Quad Flat Pack
TQFP = Thin Quad Flat Pack
VQFP $=$ Very Thin Quad Flat Pack
PBGA = Plastic Ball Grid Array
FBGA $=$ Fine Pitch (1.0 mm) Ball Grid Array

## Table of Contents

SX Family FPGAs
General Description ..... 1-1
SX Family Architecture ..... 1-1
Programming ..... 1-7
3.3 V / 5 V Operating Conditions ..... 1-7
PCI Compliance for the SX Family ..... 1-9
A54SX16P AC Specifications for (PCI Operation) ..... 1-10
A54SX16P DC Specifications (3.3 V PCI Operation) ..... 1-12
A54SX16P AC Specifications (3.3 V PCI Operation) ..... 1-13
Power-Up Sequencing ..... 1-15
Power-Down Sequencing ..... 1-15
Evaluating Power in SX Devices ..... 1-16
SX Timing Model ..... 1-21
Timing Characteristics ..... 1-23
Package Pin Assignments
84-Pin PLCC ..... 2-1
208-Pin PQFP ..... 2-3
144-Pin TQFP ..... 2-7
176-Pin TQFP ..... 2-10
100-Pin VQFP ..... 2-14
313-Pin PBGA ..... 2-16
329-Pin PBGA ..... 2-19
144-Pin FBGA ..... 2-23
Datasheet Information
List of Changes ..... 3-1
Datasheet Categories ..... 3-1
International Traffic in Arms Regulations (ITAR) and Export Administration Regulations (EAR) ..... 3-1

## SX Family FPGAs

## General Description

The Actel SX family of FPGAs features a sea-of-modules architecture that delivers device performance and integration levels not currently achieved by any other FPGA architecture. SX devices greatly simplify design time, enable dramatic reductions in design costs and power consumption, and further decrease time to market for performance-intensive applications.
The Actel SX architecture features two types of logic modules, the combinatorial cell (C-cell) and the register cell (R-cell), each optimized for fast and efficient mapping of synthesized logic functions. The routing and interconnect resources are in the metal layers above the logic modules, providing optimal use of silicon. This enables the entire floor of the device to be spanned with an uninterrupted grid of fine-grained, synthesis-friendly logic modules (or "sea-of-modules"), which reduces the distance signals have to travel between logic modules. To minimize signal propagation delay, SX devices employ both local and general routing resources. The high-speed local routing resources (DirectConnect and FastConnect) enable very fast local signal propagation that is optimal for fast counters, state machines, and datapath logic. The general system of segmented routing tracks allows any logic module in the array to be connected to any other logic or I/O module. Within this system, propagation delay is minimized by limiting the number of antifuse interconnect elements to five ( 90 percent of connections typically use only three antifuses). The unique local and general routing structure featured in SX devices gives fast and predictable performance, allows 100 percent pin-locking with full logic utilization, enables concurrent PCB development, reduces design time, and allows designers to achieve performance goals with minimum effort.
Further complementing SX's flexible routing structure is a hardwired, constantly loaded clock network that has been tuned to provide fast clock propagation with minimal clock skew. Additionally, the high performance of the internal logic has eliminated the need to embed latches or flip-flops in the I/O cells to achieve fast clock-to-out or fast input setup times. SX devices have easy to use I/O cells that do not require HDL instantiation, facilitating design reuse and reducing design and verification time.

## SX Family Architecture

The SX family architecture was designed to satisfy nextgeneration performance and integration requirements for production-volume designs in a broad range of applications.

## Programmable Interconnect Element

The SX family provides efficient use of silicon by locating the routing interconnect resources between the Metal 2 (M2) and Metal 3 (M3) layers (Figure 1-1 on page 1-2). This completely eliminates the channels of routing and interconnect resources between logic modules (as implemented on SRAM FPGAs and previous generations of antifuse FPGAs), and enables the entire floor of the device to be spanned with an uninterrupted grid of logic modules.
Interconnection between these logic modules is achieved using The Actel patented metal-to-metal programmable antifuse interconnect elements, which are embedded between the M2 and M3 layers. The antifuses are normally open circuit and, when programmed, form a permanent low-impedance connection.
The extremely small size of these interconnect elements gives the SX family abundant routing resources and provides excellent protection against design pirating. Reverse engineering is virtually impossible because it is extremely difficult to distinguish between programmed and unprogrammed antifuses, and there is no configuration bitstream to intercept.
Additionally, the interconnect elements (i.e., the antifuses and metal tracks) have lower capacitance and lower resistance than any other device of similar capacity, leading to the fastest signal propagation in the industry.

## Logic Module Design

The SX family architecture is described as a "sea-ofmodules" architecture because the entire floor of the device is covered with a grid of logic modules with virtually no chip area lost to interconnect elements or routing. The Actel SX family provides two types of logic modules, the register cell (R-cell) and the combinatorial cell (C-cell).

## SX Family FPGAs

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-2). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional
flexibility while allowing mapping of synthesized functions into the SX FPGA. The clock source for the R-cell can be chosen from either the hardwired clock or the routed clock.


Figure 1-1 • SX Family Interconnect Elements


Figure 1-2 • R-Cell

The C-cell implements a range of combinatorial functions up to 5-inputs (Figure 1-3 on page 1-3). Inclusion of the DB input and its associated inverter function dramatically increases the number of combinatorial functions that can be implemented in a single module from 800 options in previous architectures to more than 4,000 in the $S X$ architecture. An example of the improved flexibility
enabled by the inversion capability is the ability to integrate a 3 -input exclusive-OR function into a single C-cell. This facilitates construction of 9-bit parity-tree functions with 2 ns propagation delays. At the same time, the C-cell structure is extremely synthesis friendly, simplifying the overall design and reducing synthesis time.

## Chip Architecture

The SX family chip architecture provides a unique approach to module organization and chip routing that delivers the best register/logic mix for a wide variety of new and emerging applications.

## Module Organization

Actel has arranged all C-cell and R-cell logic modules into horizontal banks called clusters. There are two types of clusters: Type 1 contains two C-cells and one R-cell, while Type 2 contains one C-cell and two R-cells.

To increase design efficiency and device performance, Actel has further organized these modules into SuperClusters (Figure 1-4). SuperCluster 1 is a two-wide grouping of Type 1 clusters. SuperCluster 2 is a two-wide group containing one Type 1 cluster and one Type 2 cluster. SX devices feature more SuperCluster 1 modules than SuperCluster 2 modules because designers typically require significantly more combinatorial logic than flipflops.


Figure 1-3 • C-Cell


Figure 1-4 • Cluster Organization

## SX Family FPGAs

## Routing Resources

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within clusters and SuperClusters (Figure 1-5 and Figure 1-6). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance.


Figure 1-5 • DirectConnect and FastConnect for Type 1 SuperClusters


Figure 1-6 • DirectConnect and FastConnect for Type 2 SuperClusters

DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring Rcell in a given SuperCluster. DirectConnect uses a hardwired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns.
FastConnect enables horizontal routing between any two logic modules within a given SuperCluster and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering maximum pin-to-pin propagation of 0.4 ns .
In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. The Actel segmented routing structure provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the 100 percent automatic place-and-route software to minimize signal propagation delays.
The Actel high-drive routing structure provides three clock networks. The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select multiplexer (MUX) in each R-cell. This provides a fast propagation path for the clock signal, enabling the 3.7 ns clock-to-out (pin-to-pin) performance of the SX devices. The hardwired clock is tuned to provide clock skew as low as 0.25 ns. The remaining two clocks (CLKA, CLKB) are global clocks that can be sourced from external pins or from internal logic signals within the SX device.

## Other Architectural Features

## Technology

The Actel SX family is implemented on a high-voltage twin-well CMOS process using $0.35 \mu$ design rules. The metal-to-metal antifuse is made up of a combination of amorphous silicon and dielectric material with barrier metals and has a programmed ("on" state) resistance of $25 \Omega$ with a capacitance of 1.0 fF for low signal impedance.

## Performance

The combination of architectural features described above enables $S X$ devices to operate with internal clock frequencies exceeding 300 MHz , enabling very fast execution of even complex logic functions. Thus, the SX family is an optimal platform upon which to integrate the functionality previously contained in multiple CPLDs. In addition, designs that previously would have required a gate array to meet performance goals can now be integrated into an SX device with dramatic improvements in cost and time to market. Using timingdriven place-and-route tools, designers can achieve highly deterministic device performance. With SX devices, designers do not need to use complicated performance-enhancing design techniques such as the use of redundant logic to reduce fanout on critical nets or the instantiation of macros in HDL code to achieve high performance.

## I/O Modules

Each I/O on an SX device can be configured as an input, an output, a tristate output, or a bidirectional pin.
Even without the inclusion of dedicated I/O registers, these l/Os, in combination with array registers, can achieve clock-to-out (pad-to-pad) timing as fast as 3.7 ns . I/O cells that have embedded latches and flip-flops require instantiation in HDL code; this is a design complication not encountered in SX FPGAs. Fast pin-topin timing ensures that the device will have little trouble interfacing with any other device in the system, which in turn enables parallel design of system components and reduces overall design time.

## Power Requirements

The SX family supports 3.3 V operation and is designed to tolerate 5.0 V inputs. (Table 1-1). Power consumption is extremely low due to the very short distances signals are required to travel to complete a circuit. Power requirements are further reduced because of the small number of low-resistance antifuses in the path. The antifuse architecture does not require active circuitry to hold a charge (as do SRAM or EPROM), making it the lowest power architecture on the market.

Table 1-1 • Supply Voltages

| Device | $\mathbf{V}_{\mathbf{C C A}}$ | $\mathbf{V}_{\mathbf{C C I}}$ | $\mathbf{V}_{\mathbf{C C R}}$ | Maximum Input Tolerance | Maximum Output Drive |
| :--- | :---: | :---: | :---: | :---: | :---: |
| A54S 08 <br> A54S 16 <br> A54S×32 | 3.3 V | 3.3 V | 5.0 V | 5.0 V | 3.3 V |
| A54SX16-P* |  |  |  |  |  |
|  | 3.3 V | 3.3 V | 3.3 V | 3.3 V | 3.3 V |
|  | 3.3 V | 3.3 V | 5.0 V | 5.0 V | 3.3 V |
|  | 3.3 V | 5.0 V | 5.0 V | 5.0 V | 5.0 V |

Note: *A54SX16-P has three different entries because it is capable of both a 3.3 V and a 5.0 V drive.

## SX Family FPGAs

## Boundary Scan Testing (BST)

All SX devices are IEEE 1149.1 compliant. SX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins in conjunction with the program fuse. The functionality of each pin is described in Table 1-2. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode, TMS should be set HIGH through a pull-up resistor of $10 \mathrm{k} \Omega$. TMS can be pulled LOW to initiate the test sequence.
The program fuse determines whether the device is in dedicated or flexible mode. The default (fuse not blown) is flexible mode.

Table 1-2 • Boundary Scan Pin Functionality

| Program Fuse Blown <br> (Dedicated Test Mode) | Program Fuse Not Blown <br> (Flexible Mode) |
| :--- | :--- |
| TCK, TDI, TDO are dedicated <br> BST pins. | TCK, TDI, TDO are flexible and <br> may be used as I/Os. |
| No need for pull-up resistor for <br> TMS | Use a pull-up resistor of $10 \mathrm{k} \Omega$ <br> on TMS. |

## Dedicated Test Mode

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.
To select Dedicated mode, users need to reserve the JTAG pins in Actel's Designer software by checking the "Reserve JTAG" box in "Device Selection Wizard" (Figure 1-7). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the Table 1-5 on page 1-8 for detailed specifications.

```
Device Selection Wizard - Variations
    Reserve Pins
    ~ Reserve JTAG
    F Reserve JTAG Test Reset
    V Reserve Piobe
```

Figure 1-7 • Device Selection Wizard

## Development Tool Support

The SX family of FPGAs is fully supported by both the Actel Libero ${ }^{\circledR}$ Integrated Design Environment (IDE) and Designer FPGA Development software. Actel Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify ${ }^{\circledR}$ for Actel from Synplicity ${ }^{\circledR}$, ViewDraw ${ }^{\circledR}$ for Actel from Mentor Graphics ${ }^{\circledR}$, ModelSim ${ }^{\circledR}$ HDL Simulator from Mentor Graphics, WaveFormer Lite ${ }^{\text {TM }}$ from SynaptiCAD ${ }^{\text {M }}$, and Designer software from Actel. Refer to the Libero IDE flow diagram (located on the Actel website) for more information.
Actel Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can select and lock package pins while only minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators, and the simulation results can be cross-probed with Silicon Explorer II, Actel integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Actel Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synplicity, Synopsys ${ }^{\circledR}$, and Cadence ${ }^{\circledR}$ Design Systems. The Designer software is available for both the Windows ${ }^{\circledR}$ and UNIX ${ }^{\circledR}$ operating systems.

## Probe Circuit Control Pins

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-8 on page 1-7 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification.

## Design Considerations

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Because these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the Probe Circuitry.

SX Family FPGAs


## Figure 1-8 • Probe Setup

## Programming

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II are compact, robust, single-site and multi-site device programmer for the PC.
With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.

The procedure for programming an SX device using Silicon Sculptor II are as follows:

1. Load the .AFM file
2. Select the device to be programmed
3. Begin programming

When the design is ready to go to production, Actel offers device volume-programming services either through distribution partners or via in-house programming from the factory.
For more details on programming SX devices, refer to the Programming Antifuse Devices application note and the Silicon Sculptor II User's Guide.

### 3.3 V / 5 V Operating Conditions

## Table 1-3 • Absolute Maximum Ratings ${ }^{1}$

| Symbol | Parameter | Limits | Units |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCR }}{ }^{2}$ | DC Supply Voltage ${ }^{3}$ | -0.3 to +6.0 | V |
| $\mathrm{V}_{\text {CCA }}{ }^{2}$ | DC Supply Voltage | -0.3 to +4.0 | V |
| $\mathrm{V}_{\mathrm{CCI}}{ }^{2}$ | DC Supply Voltage (A54SX08, A54SX16, A54SX32) | -0.3 to +4.0 | V |
| $\mathrm{V}_{\mathrm{CCI}}{ }^{2}$ | DC Supply Voltage (A54SX16P) | -0.3 to +6.0 | V |
| $V_{1}$ | Input Voltage | -0.5 to +5.5 | V |
| $\mathrm{V}_{0}$ | Output Voltage | -0.5 to +3.6 | V |
| $\mathrm{I}_{10}$ | I/O Source Sink Current ${ }^{3}$ | -30 to +5.0 | mA |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions.
2. $V_{C C R}$ in the $A 54 S X 16 P$ must be greater than or equal to $V_{C C I}$ during power-up and power-down sequences and during normal operation.
3. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than $V_{C C}+$ 0.5 V or less than GND - 0.5 V , the internal protection diodes will forward-bias and can draw excessive current.

## SX Family FPGAs

Table 1-4 • Recommended Operating Conditions

| Parameter | Commercial | Industrial | Military | Units |
| :--- | :---: | :---: | :---: | :---: |
| Temperature Range* | 0 to +70 | -40 to +85 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| 3.3 V Power Supply Tolerance | $\pm 10$ | $\pm 10$ | $\pm 10$ | $\%_{\mathrm{CC}}$ |
| 5.0 V Power Supply Tolerance | $\pm 5$ | $\pm 10$ | $\pm 10$ | $\%_{\mathrm{CC}}$ |

Note: *Ambient temperature ( $T_{A}$ ) is used for commercial and industrial; case temperature $\left(T_{C}\right)$ is used for military.
Table 1-5 • Electrical Specifications

|  |  | Comm |  | Ind |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Min. | Max. | Min. | Max. | Units |
| $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & \left(\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}\right)(\mathrm{CMOS}) \\ & \left(\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}\right)(\mathrm{TTL}) \\ & \left(\mathrm{I}_{\mathrm{OH}}=-6 \mathrm{~mA}\right)(\mathrm{TTL}) \end{aligned}$ | $\begin{gathered} \left(\mathrm{V}_{\mathrm{CCI}}-0.1\right) \\ 2.4 \end{gathered}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CCl}} \\ & \mathrm{~V}_{\mathrm{CCl}} \end{aligned}$ | $\left(\mathrm{V}_{\mathrm{CCI}}-0.1\right)$ $2.4$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CCl}} \\ & \mathrm{~V}_{\mathrm{CCl}} \end{aligned}$ | V |
| $\mathrm{V}_{\text {OL }}$ | $\begin{aligned} & \left(\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}\right)(\mathrm{CMOS}) \\ & \left(\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}\right)(\mathrm{TTL}) \\ & \left(\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}\right)(\mathrm{TTL}) \end{aligned}$ |  | $\begin{aligned} & 0.10 \\ & 0.50 \end{aligned}$ |  | 0.50 | V |
| VIL |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  | 2.0 |  | 2.0 |  | V |
| $t_{R}, t_{F}$ | Input Transition Time $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ |  | 50 |  | 50 | ns |
| $\mathrm{C}_{10}$ | $\mathrm{C}_{10}$ I/O Capacitance |  | 10 |  | 10 | pF |
| $\mathrm{I}_{\mathrm{CC}}$ | Standby Current, ICC |  | 4.0 |  | 4.0 | mA |
| $\mathrm{I}_{\text {CC( } \mathrm{D})}$ | ${ }^{\text {CCC(D) }} \mathrm{I}_{\text {Dynamic }} \mathrm{V}_{\text {CC }}$ Supply Current | See "Evaluating Power in SX Devices" on page 1-16. |  |  |  |  |

## PCI Compliance for the SX Family

The SX family supports 3.3 V and 5.0 V PCI and is compliant with the PCI Local Bus Specification Rev. 2.1.
Table 1-6 - A54SX16P DC Specifications (5.0 V PCI Operation)

| Symbol | Parameter | Condition | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCA }}$ | Supply Voltage for Array |  | 3.0 | 3.6 | V |
| $V_{\text {CCR }}$ | Supply Voltage required for Internal Biasing |  | 4.75 | 5.25 | V |
| $\mathrm{V}_{\mathrm{CCI}}$ | Supply Voltage for I/Os |  | 4.75 | 5.25 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage ${ }^{1}$ |  | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage ${ }^{1}$ |  | -0.5 | 0.8 | V |
| $I_{\text {IH }}$ | Input High Leakage Current | $\mathrm{V}_{\text {IN }}=2.7$ |  | 70 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input Low Leakage Current | $\mathrm{V}_{\text {IN }}=0.5$ |  | -70 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\text {OUT }}=-2 \mathrm{~mA}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ${ }^{2}$ | $\mathrm{l}_{\text {Out }}=3 \mathrm{~mA}, 6 \mathrm{~mA}$ |  | 0.55 | V |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance ${ }^{3}$ |  |  | 10 | pF |
| $\mathrm{C}_{\text {CLK }}$ | CLK Pin Capacitance |  | 5 | 12 | pF |
| $\mathrm{C}_{\text {IDSEL }}$ | IDSEL Pin Capacitance ${ }^{4}$ |  |  | 8 | pF |

## Notes:

1. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.
2. Signals without pull-up resistors must have 3 mA low output current. Signals requiring pull-up must have 6 mA ; the latter include, FRAME\#, IRDY\#, TRDY\#, DEVSEL\#, STOP\#, SERR\#, PERR\#, LOCK\#, and, when used, AD[63::32], C/BE[7::4]\#, PAR64, REQ64\#, and ACK64\#.
3. Absolute maximum pin capacitance for a $P C I$ input is 10 pF (except for CLK).
4. Lower capacitance on this input-only pin allows for non-resistive coupling to $A D[x x]$.

## SX Family FPGAs

## A54SX16P AC Specifications for (PCI Operation)

## Table 1-7 • A54SX16P AC Specifications for (PCI Operation)

| Symbol | Parameter | Condition | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {OH(AC) }}$ | Switching Current High | $0<\mathrm{V}_{\text {OUT }} \leq 1.4{ }^{1}$ | -44 |  | mA |
|  |  | $1.4 \leq \mathrm{V}_{\text {OUT }}<2.4^{1,2}$ | $-44+\left(V_{\text {OUT }}-1.4\right) / 0.024$ |  | mA |
|  |  | $3.1<\mathrm{V}_{\text {OUT }}<\mathrm{V}_{\text {CC }}{ }^{1,3}$ |  | EQ 1-1 on page 1-11 |  |
|  | (Test Point) | $\mathrm{V}_{\text {OUT }}=3.1^{3}$ |  | -142 | mA |
| Iol(AC) | Switching Current High | $V_{\text {OUT }} \geq 2.2^{1}$ | 95 |  | mA |
|  |  | $2.2>\mathrm{V}_{\text {OUT }}>0.55^{1}$ | $\mathrm{V}_{\text {OUT }} / 0.023$ |  |  |
|  |  | $0.71>\mathrm{V}_{\text {OUT }}>0^{1,3}$ |  | EQ 1-2 on page 1-11 | mA |
|  | (Test Point) | $\mathrm{V}_{\text {OUT }}=0.71^{3}$ |  | 206 | mA |
| ${ }_{\text {ICL }}$ | Low Clamp Current | $-5<\mathrm{V}_{\mathrm{IN}} \leq-1$ | $-25+\left(\mathrm{V}_{\text {IN }}+1\right) / 0.015$ |  | mA |
| slew $_{\text {R }}$ | Output Rise Slew Rate | $0.4 \vee$ to $2.4 \mathrm{~V} \mathrm{load}^{4}$ | 1 | 5 | V/ns |
| slew $_{\text {F }}$ | Output Fall Slew Rate | 2.4 V to $0.4 \mathrm{~V} \mathrm{load}^{4}$ | 1 | 5 | V/ns |

## Notes:

1. Refer to the V/I curves in Figure 1-9 on page 1-11. Switching current characteristics for REQ\# and GNT\# are permitted to be one half of that specified here; i.e., half-size output drivers may be used on these signals. This specification does not apply to CLK and RST\#, which are system outputs. "Switching Current High" specifications are not relevant to SERR\#, INTA\#, INTB\#, INTC\#, and INTD\#, which are open drain outputs.
2. Note that this segment of the minimum current curve is drawn from the $A C$ drive point directly to the DC drive point rather than toward the voltage rail (as is done in the pull-down curve). This difference is intended to allow for an optional $N$-channel pull-up.
3. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (A and B) are provided with the respective diagrams in Figure 1-9 on page 1-11. The equation defined maxima should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.
4. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per revision 2.0 of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is now required (the maximum is no longer simply a guideline). Since adherence to the maximum slew rate was not required prior to revision 2.1 of the specification, there may be components in the market for some time that have faster edge rates; therefore, motherboard designers must bear in mind that rise and fall times faster than this specification could occur, and should ensure that signal integrity modeling accounts for this. Rise slew rate does not apply to open drain outputs.


Figure 1-9 shows the $5.0 \mathrm{~V} \mathrm{PCI} \mathrm{V/I} \mathrm{curve} \mathrm{and} \mathrm{the} \mathrm{minimum} \mathrm{and} \mathrm{maximum} \mathrm{PCl}$ drive characteristics of the A54SX16P device.


Figure 1-9 • 5.0 V PCI Curve for A54SX16P Device
$\mathrm{I}_{\mathrm{OH}}=11.9 \times\left(\mathrm{V}_{\text {OUT }}-5.25\right) \times\left(\mathrm{V}_{\text {OUT }}+2.45\right)$
for $V_{\text {CC }}>V_{\text {OUT }}>3.1 \mathrm{~V}$
$\mathrm{I}_{\text {OL }}=78.5 \times \mathrm{V}_{\text {OUT }} \times\left(4.4-\mathrm{V}_{\text {OUT }}\right)$
for $0 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<0.71 \mathrm{~V}$
EQ 1-1

## SX Family FPGAs

## A54SX16P DC Specifications (3.3 V PCI Operation)

## Table 1-8 • A54SX16P DC Specifications (3.3 V PCI Operation)

| Symbol | Parameter | Condition | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCA }}$ | Supply Voltage for Array |  | 3.0 | 3.6 | V |
| $V_{\text {CCR }}$ | Supply Voltage required for Internal Biasing |  | 3.0 | 3.6 | V |
| $\mathrm{V}_{\mathrm{CCI}}$ | Supply Voltage for I/Os |  | 3.0 | 3.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | $0.5 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | $0.3 \mathrm{~V}_{\text {cc }}$ | V |
| IIPU | Input Pull-up Voltage ${ }^{1}$ |  | $0.7 \mathrm{~V}_{\text {cc }}$ |  | V |
| IIL | Input Leakage Current ${ }^{2}$ | $0<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}$ | $0.9 V_{\text {CC }}$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\text {OUT }}=1500 \mu \mathrm{~A}$ |  | $0.1 \mathrm{~V}_{\text {cc }}$ | V |
| $\mathrm{CIN}_{\text {IN }}$ | Input Pin Capacitance ${ }^{3}$ |  |  | 10 | pF |
| $\mathrm{C}_{\text {CLK }}$ | CLK Pin Capacitance |  | 5 | 12 | pF |
| CIDSEL | IDSEL Pin Capacitance ${ }^{4}$ |  |  | 8 | pF |

## Notes.

1. This specification should be guaranteed by design. It is the minimum voltage to which pull-up resistors are calculated to pull a floated network. Applications sensitive to static power utilization should assure that the input buffer is conducting minimum current at this input voltage.
2. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.
3. Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK).
4. Lower capacitance on this input-only pin allows for non-resistive coupling to $A D[x x]$.

## A54SX16P AC Specifications (3.3 V PCI Operation)

## Table 1-9 • A54SX16P AC Specifications (3.3 V PCI Operation)

| Symbol | Parameter | Condition | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\mathrm{OH}}(\mathrm{AC})$ | Switching Current High | $0<\mathrm{V}_{\text {OUT }} \leq 0.3 \mathrm{~V}_{\text {CC }}{ }^{1}$ |  |  | mA |
|  |  | $0.3 \mathrm{~V}_{\text {CC }} \leq \mathrm{V}_{\text {OUT }}<0.9 \mathrm{~V}_{\text {CC }}{ }^{1}$ | $-12 \mathrm{~V}_{\text {CC }}$ |  | mA |
|  |  | $0.7 \mathrm{~V}_{\text {CC }}<\mathrm{V}_{\text {OUT }}<\mathrm{V}_{\text {CC }}{ }^{1,2}$ | $-17.1+\left(\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {OUT }}\right)$ | EQ 1-3 on page 1-14 |  |
|  | (Test Point) | $\mathrm{V}_{\text {OUT }}=0.7 \mathrm{~V}_{\text {CC }}{ }^{2}$ |  | $-32 V_{C C}$ | mA |
| Iol(AC) | Switching Current High | $\mathrm{V}_{\text {CC }}>\mathrm{V}_{\text {OUT }} \geq 0.6 \mathrm{~V}_{\text {CC }}{ }^{1}$ |  |  | mA |
|  |  | $0.6 \mathrm{~V}_{\mathrm{CC}}>\mathrm{V}_{\text {OUT }}>0.1 \mathrm{~V}_{\text {CC }}{ }^{1}$ | 16 V CC |  | mA |
|  |  | $0.18 \mathrm{~V}_{\text {CC }}>\mathrm{V}_{\text {OUT }}>0^{1,2}$ | $26.7 \mathrm{~V}_{\text {OUT }}$ | EQ 1-4 on page 1-14 | mA |
|  | (Test Point) | $\mathrm{V}_{\text {OUT }}=0.18 \mathrm{~V}_{\text {CC }}{ }^{2}$ |  | 38 V CC |  |
| $\mathrm{I}_{\mathrm{CL}}$ | Low Clamp Current | $-3<\mathrm{V}_{\mathbb{I N}} \leq-1$ | $-25+\left(V_{\text {IN }}+1\right) / 0.015$ |  | mA |
| ${ }^{\text {CH }}$ | High Clamp Current | $-3<\mathrm{V}_{\text {IN }} \leq-1$ | $25+\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}-1\right) / 0.015$ |  | mA |
| slew $_{\text {R }}$ | Output Rise Slew Rate ${ }^{3}$ | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.6 \mathrm{~V}_{\mathrm{CC}}$ load | 1 | 4 | V/ns |
| slew $_{F}$ | Output Fall Slew Rate ${ }^{3}$ | $0.6 \mathrm{~V}_{\text {CC }}$ to $0.2 \mathrm{~V}_{\text {CC }}$ load | 1 | 4 | $\mathrm{V} / \mathrm{ns}$ |

## Notes:

1. Refer to the V/I curves in Figure 1-10 on page 1-14. Switching current characteristics for REQ\# and GNT\# are permitted to be one half of that specified here; i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST\# which are system outputs. "Switching Current High" specification are not relevant to SERR\#, INTA\#, INTB\#, INTC\#, and INTD\# which are open drain outputs.
2. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (C and D) are provided with the respective diagrams in Figure 1-10 on page 1-14. The equation defined maxima should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.
3. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per the latest revision of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is required (the maximum is no longer simply a guideline). Rise slew rate does not apply to open drain outputs.


## SX Family FPGAs

Figure 1-10 shows the $3.3 \mathrm{~V} \mathrm{PCI} \mathrm{V/I} \mathrm{curve} \mathrm{and} \mathrm{the} \mathrm{minimum} \mathrm{and} \mathrm{maximum} \mathrm{PCl}$ drive characteristics of the A54SX16P device.


Figure 1-10 • 3.3 V PCI Curve for A54SX16P Device
$\mathrm{I}_{\mathrm{OH}}=\left(98.0 \mathrm{~N}_{\mathrm{CC}}\right) \times\left(\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{CC}}\right) \times\left(\mathrm{V}_{\mathrm{OUT}}+0.4 \mathrm{~V}_{\mathrm{CC}}\right) \quad \mathrm{I}_{\mathrm{OL}}=\left(256 \mathrm{~N}_{\mathrm{CC}}\right) \times \mathrm{V}_{\mathrm{OUT}} \times\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OUT}}\right)$
for $\mathrm{V}_{\mathrm{CC}}>\mathrm{V}_{\text {OUT }}>0.7 \mathrm{~V}_{\mathrm{CC}}$
for $0 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<0.18 \mathrm{~V}_{\mathrm{CC}}$
EQ 1-3
EQ 1-4
$\qquad$

## Power-Up Sequencing

Table 1-10 • Power-Up Sequencing

| $\mathrm{V}_{\text {CCA }}$ | $V_{\text {CCR }}$ | $\mathbf{V}_{\mathbf{C C I}}$ | Power-Up Sequence | Comments |
| :---: | :---: | :---: | :---: | :---: |
| A54SX08, A54SX16, A54SX32 |  |  |  |  |
| 3.3 V | 5.0 V | 3.3 V | 5.0 V First 3.3 V Second | No possible damage to device |
|  |  |  | 3.3 V First 5.0 V Second | Possible damage to device |
| A54SX16P |  |  |  |  |
| 3.3 V | 3.3 V | 3.3 V | 3.3 V Only | No possible damage to device |
| 3.3 V | 5.0 V | 3.3 V | 5.0 V First <br> 3.3 V Second | No possible damage to device |
|  |  |  | 3.3 V First <br> 5.0 V Second | Possible damage to device |
| 3.3 V | 5.0 V | 5.0 V | 5.0 V First <br> 3.3 V Second | No possible damage to device |
|  |  |  | 3.3 V First <br> 5.0 V Second | No possible damage to device |

Note: No inputs should be driven (high or low) before completion of power-up.

## Power-Down Sequencing

Table 1-11 • Power-Down Sequencing

| $V_{\text {CCA }}$ | $V_{\text {CCR }}$ | $\mathbf{V}_{\mathbf{C C I}}$ | Power-Down Sequence | Comments |
| :---: | :---: | :---: | :---: | :---: |
| A54SX08, A54SX16, A54SX32 |  |  |  |  |
| 3.3 V | 5.0 V | 3.3 V | $\begin{aligned} & \text { 5.0 } \vee \text { First } \\ & 3.3 \vee \text { Second } \end{aligned}$ | Possible damage to device |
|  |  |  | 3.3 V First 5.0 V Second | No possible damage to device |
| A54SX16P |  |  |  |  |
| 3.3 V | 3.3 V | 3.3 V | $3.3 \vee$ Only | No possible damage to device |
| 3.3 V | 5.0 V | 3.3 V | 5.0 V First <br> 3.3 V Second | Possible damage to device |
|  |  |  | 3.3 V First 5.0 V Second | No possible damage to device |
| 3.3 V | 5.0 V | 5.0 V | 5.0 V First <br> 3.3 V Second | No possible damage to device |
|  |  |  | $3.3 \vee$ First <br> 5.0 V Second | No possible damage to device |

Note: No inputs should be driven (high or low) after the beginning of the power-down sequence.

## Evaluating Power in SX Devices

A critical element of system reliability is the ability of electronic devices to safely dissipate the heat generated during operation. The thermal characteristics of a circuit depend on the device and package used, the operating temperature, the operating current, and the system's ability to dissipate heat.
You should complete a power evaluation early in the design process to help identify potential heat-related problems in the system and to prevent the system from exceeding the device's maximum allowed junction temperature.
The actual power dissipated by most applications is significantly lower than the power the package can dissipate. However, a thermal analysis should be performed for all projects. To perform a power evaluation, follow these steps:

1. Estimate the power consumption of the application.
2. Calculate the maximum power allowed for the device and package.
3. Compare the estimated power and maximum power values.

## Estimating Power Consumption

The total power dissipation for the SX family is the sum of the DC power dissipation and the AC power dissipation. Use EQ 1-5 to calculate the estimated power consumption of your application.

$$
\mathrm{P}_{\text {Total }}=\mathrm{P}_{\mathrm{DC}}+\mathrm{P}_{\mathrm{AC}}
$$

## DC Power Dissipation

The power due to standby current is typically a small component of the overall power. The Standby power is shown in Table 1-12 for commercial, worst-case conditions $\left(70^{\circ} \mathrm{C}\right)$.

Table 1-12 • Standby Power

| $\mathbf{I}_{\mathbf{C C}}$ | $\mathbf{V}_{\text {CC }}$ | Power |
| :--- | :--- | :--- |
| 4 mA | 3.6 V | 14.4 mW |

The DC power dissipation is defined in EQ 1-6.

$$
\begin{aligned}
& P_{\mathrm{DC}}=\left(\mathrm{I}_{\text {standby }}\right) \times \mathrm{V}_{\mathrm{CCA}}+\left(\mathrm{I}_{\text {standby }}\right) \times \mathrm{V}_{\mathrm{CCR}}+ \\
& \left(\mathrm{I}_{\text {standby }}\right) \times \mathrm{V}_{\mathrm{CCI}}+\mathrm{xV}_{\mathrm{OL}} \times \mathrm{I}_{\mathrm{OL}}+\mathrm{y}\left(\mathrm{~V}_{\mathrm{CCI}}-\mathrm{V}_{\mathrm{OH}}\right) \times \mathrm{V}_{\mathrm{OH}}
\end{aligned}
$$

## AC Power Dissipation

The power dissipation of the SX Family is usually dominated by the dynamic power dissipation. Dynamic power dissipation is a function of frequency, equivalent capacitance, and power supply voltage. The AC power dissipation is defined in EQ 1-7 and EQ 1-8.

$$
P_{\text {AC }}=P_{\text {Module }}+P_{\text {RCLKA Net }}+P_{\text {RCLKB Net }}+P_{\text {HCLK Net }}+
$$

$P_{\text {Output Buffer }}+P_{\text {Input Buffer }}$
EQ 1-7
$P_{A C}=V_{C C A}{ }^{2} \times\left[\left(m \times C_{E Q M} \times f_{m}\right)_{\text {Module }}+\right.$
$\left(n \times C_{\text {EQI }} \times f_{n}\right)_{\text {Input Buffer }}+\left(p \times\left(C_{\text {EQO }}+C_{L}\right) \times f_{p}\right)_{\text {Output Buffer }}+$
$\left(0.5 \times\left(q_{1} \times C_{E Q C R} \times f_{q 1}\right)+\left(r_{1} \times f_{q 1}\right)\right)_{\text {RCLKA }}+$
$\left(0.5 \times\left(\mathrm{q} 2 \times \mathrm{CEQCR} \times \mathrm{f}_{\mathrm{q} 2}\right)+\left(\mathrm{r} 2 \times \mathrm{f}_{\mathrm{q} 2}\right)\right) \mathrm{RCLKB}+$
$\left.\left(0.5 \times\left(s_{1} \times C_{E Q H V} \times f_{s 1}\right)+\left(C_{E Q H F} \times f_{s 1}\right)\right)_{\text {HCLK }}\right]$
EQ 1-8

## Definition of Terms Used in Formula

$\mathrm{m}=$ Number of logic modules switching at $\mathrm{f}_{\mathrm{m}}$
$n=$ Number of input buffers switching at $f_{n}$
$p \quad=$ Number of output buffers switching at $f_{p}$
$q_{1}=$ Number of clock loads on the first routed array clock
$q_{2} \quad=$ Number of clock loads on the second routed array clock
$x \quad=$ Number of I/Os at logic low
$y=$ Number of I/Os at logic high
$r_{1}=$ Fixed capacitance due to first routed array clock
$r_{2}=$ Fixed capacitance due to second routed array clock
$s_{1} \quad=$ Number of clock loads on the dedicated array clock
EQ 1-5 $\mathrm{C}_{\mathrm{EQM}}=$ Equivalent capacitance of logic modules in pF
$C_{E Q I}=$ Equivalent capacitance of input buffers in pF
$C_{E Q O}=$ Equivalent capacitance of output buffers in pF
$\mathrm{C}_{\mathrm{EQCR}}=$ Equivalent capacitance of routed array clock in pF
$\mathrm{C}_{\mathrm{EQHV}}=$ Variable capacitance of dedicated array clock
$\mathrm{C}_{\mathrm{EQHF}}=$ Fixed capacitance of dedicated array clock
$C_{L} \quad=$ Output lead capacitance in pF
$\mathrm{f}_{\mathrm{m}}=$ Average logic module switching rate in MHz
$\mathrm{f}_{\mathrm{n}}=$ Average input buffer switching rate in MHz
$\mathrm{f}_{\mathrm{p}}=$ Average output buffer switching rate in MHz
$\mathrm{f}_{\mathrm{q} 1}=$ Average first routed array clock rate in MHz
$\mathrm{f}_{\mathrm{q} 2}=$ Average second routed array clock rate in MHz
$\mathrm{f}_{\mathrm{s} 1}=$ Average dedicated array clock rate in MHz

Table 1-13 shows capacitance values for various devices.

Table 1-13 • Capacitance Values for Devices

|  | A54SX08 | A54SX16 | A54SX16P | A54SX32 |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{EQM}}$ (pF) | 4.0 | 4.0 | 4.0 | 4.0 |
| $\mathrm{C}_{\mathrm{EQI}}$ (pF) | 3.4 | 3.4 | 3.4 | 3.4 |
| $\mathrm{C}_{\text {EQO }}$ (pF) | 4.7 | 4.7 | 4.7 | 4.7 |
| $\mathrm{C}_{\text {EQCR }}$ (pF) | 1.6 | 1.6 | 1.6 | 1.6 |
| $\mathrm{C}_{\text {EQHV }}$ | 0.615 | 0.615 | 0.615 | 0.615 |
| $\mathrm{C}_{\text {EQHF }}$ | 60 | 96 | 96 | 140 |
| $\mathrm{r}_{1}$ (pF) | 87 | 138 | 138 | 171 |
| $\mathrm{r}_{2}$ (pF) | 87 | 138 | 138 | 171 |

## Guidelines for Calculating Power Consumption

The power consumption guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are shown in Table 1-14.

## Sample Power Calculation

One of the designs used to characterize the SX family was a 528 bit serial-in, serial-out shift register. The design utilized 100 percent of the dedicated flip-flops of an A54SX16P device. A pattern of $0101 .$. was clocked into the device at frequencies ranging from 1 MHz to 200 MHz . Shifting in a series of $0101 \ldots$ caused 50 percent of the flip-flops to toggle from low to high at every clock cycle.

Table 1-14 • Power Consumption Guidelines

| Description | Power Consumption Guideline |
| :--- | :--- |
| Logic Modules (m) | $20 \%$ of modules |
| Inputs Switching (n) | \# inputs/4 |
| Outputs Switching (p) | \# outputs/4 |
| First Routed Array Clock Loads $\left(\mathrm{q}_{1}\right)$ | $20 \%$ of register cells |
| Second Routed Array Clock Loads $\left(\mathrm{q}_{2}\right)$ | $20 \%$ of register cells |
| Load Capacitance (CL) | 35 pF |
| Average Logic Module Switching Rate $\left(\mathrm{f}_{\mathrm{m}}\right)$ | $\mathrm{f} / 10$ |
| Average Input Switching Rate ( $\mathrm{f}_{\mathrm{n}}$ ) | $\mathrm{f} / 5$ |
| Average Output Switching Rate $\left(\mathrm{f}_{\mathrm{p}}\right)$ | $\mathrm{f} / 10$ |
| Average First Routed Array Clock Rate $\left(\mathrm{f}_{\mathrm{q} 1}\right)$ | $\mathrm{f} / 2$ |
| Average Second Routed Array Clock Rate $\left(\mathrm{f}_{\mathrm{q} 2}\right)$ | $\mathrm{f} / 2$ |
| Average Dedicated Array Clock Rate $\left(\mathrm{f}_{\mathrm{s} 1}\right)$ | f |
| Dedicated Clock Array Clock Loads $\left(\mathrm{s}_{1}\right)$ | $20 \%$ of regular modules |

Follow the steps below to estimate power consumption. The values provided for the sample calculation below are for the shift register design above. This method for estimating power consumption is conservative and the actual power consumption of your design may be less than the estimated power consumption.
The total power dissipation for the SX family is the sum of the AC power dissipation and the DC power dissipation.

$$
\mathrm{P}_{\text {Total }}=\mathrm{P}_{\mathrm{AC}}(\text { dynamic power })+\mathrm{P}_{\mathrm{DC}} \text { (static power) }
$$

## AC Power Dissipation

$P_{\text {AC }}=P_{\text {Module }}+P_{\text {RCLKA Net }}+P_{\text {RCLKB Net }}+P_{\text {HCLK Net }}+$
$P_{\text {Output Buffer }}+P_{\text {Input Buffer }}$
$P_{A C}=V_{C C A}{ }^{2} \times\left[\left(m \times C_{E Q M} \times f_{m}\right)_{\text {Module }}+\right.$
$\left(n \times C_{E Q I} \times f_{n}\right)_{\text {Input Buffer }}+\left(p \times\left(C_{\text {EQO }}+C_{L}\right) \times f_{p}\right)_{\text {Output Buffer }}+$
$\left(0.5\left(q_{1} \times C_{E Q C R} \times f_{q 1}\right)+\left(r_{1} \times f_{q 1}\right)\right)_{R C L K A}+$
$\left(0.5\left(q_{2} \times C_{E Q C R} \times f_{q 2}\right)+\left(r_{2} \times f_{q 2}\right)\right)_{\text {RCLKB }}+$
$\left.\left(0.5\left(s_{1} \times C_{E Q H V} \times f_{s 1}\right)+\left(C_{E Q H F} \times f_{s 1}\right)\right)_{\text {HCLK }}\right]$

## SX Family FPGAs

## Step 1: Define Terms Used in Formula

|  | $\mathrm{V}_{\text {CCA }}$ | 3.3 |
| :---: | :---: | :---: |
| Module |  |  |
| Number of logic modules switching at $\mathrm{f}_{\mathrm{m}}$ (Used 50\%) | m | 264 |
| Average logic modules switching rate $f_{m}(\mathrm{MHz})$ (Guidelines: $\mathrm{f} / 10$ ) | $f_{m}$ | 20 |
| Module capacitance $\mathrm{C}_{\mathrm{EQM}}(\mathrm{pF})$ | $\mathrm{C}_{\text {EQM }}$ | 4.0 |
| Input Buffer |  |  |
| Number of input buffers switching at $f_{n}$ | n | 1 |
| Average input switching rate $f_{n}(M H z)$ (Guidelines: $\mathrm{f} / 5$ ) | $\mathrm{f}_{\mathrm{n}}$ | 40 |
| Input buffer capacitance $\mathrm{C}_{\text {EQI }}(\mathrm{pF})$ | $\mathrm{C}_{\mathrm{EQI}}$ | 3.4 |
| Output Buffer |  |  |
| Number of output buffers switching at $f_{p}$ | p | 1 |
| Average output buffers switching rate $\mathrm{f}_{\mathrm{p}}(\mathrm{MHz})$ (Guidelines: $\mathrm{f} / 10$ ) | $\mathrm{f}_{\mathrm{p}}$ | 20 |
| Output buffers buffer capacitance $C_{\mathrm{EQO}}(\mathrm{pF})$ | $\mathrm{C}_{\text {EQO }}$ | 4.7 |
| Output Load capacitance $\mathrm{C}_{\mathrm{L}}(\mathrm{pF})$ | $C_{L}$ | 35 |
| RCLKA |  |  |
| Number of Clock loads $\mathrm{q}_{1}$ | $\mathrm{q}_{1}$ | 528 |
| Capacitance of routed array clock (pF) | $\mathrm{C}_{\text {EQCR }}$ | 1.6 |
| Average clock rate (MHz) | $\mathrm{f}_{\mathrm{q} 1}$ | 200 |
| Fixed capacitance (pF) | $\mathrm{r}_{1}$ | 138 |
| RCLKB |  |  |
| Number of Clock loads $q_{2}$ | $\mathrm{q}_{2}$ | 0 |
| Capacitance of routed array clock (pF) | $\mathrm{C}_{\text {EQCR }}$ | 1.6 |
| Average clock rate (MHz) | $\mathrm{f}_{\mathrm{q} 2}$ | 0 |
| Fixed capacitance (pF) | $\mathrm{r}_{2}$ | 138 |
| HCLK |  |  |
| Number of Clock loads | $\mathrm{S}_{1}$ | 0 |
| Variable capacitance of dedicated array clock (pF) | $\mathrm{C}_{\text {EQHV }}$ | $\begin{aligned} & 0.61 \\ & 5 \end{aligned}$ |
| Fixed capacitance of dedicated array clock ( pF ) | $\mathrm{C}_{\text {EQHF }}$ | 96 |
| Average clock rate (MHz) | $\mathrm{f}_{\text {s1 }}$ | 0 |

Step 2: Calculate Dynamic Power Consumption

$$
\begin{array}{ll}
V_{C C A} \times V_{C C A} & 10.89 \\
m \times f_{m} \times C_{E Q M} & 0.02112 \\
n \times f_{n} \times C_{E Q 1} & 0.000136 \\
p \times f_{p} \times\left(C_{E Q O}+C_{L}\right) & 0.000794 \\
0.5\left(q_{1} \times C_{E Q C R} \times f_{q 1}\right)+\left(r_{1} \times f_{q 1}\right) & 0.11208 \\
0.5\left(q_{2} \times C_{E Q C R} \times f_{q 2}\right)+\left(r_{2} \times f_{q 2}\right) & 0 \\
0.5\left(s_{1} \times C_{E Q H V} \times f_{s 1}\right)+\left(C_{E Q H F} \times f_{s 1}\right) & 0 \\
P_{A C}=1.461 \mathrm{~W} &
\end{array}
$$

## Step 3: Calculate DC Power Dissipation DC Power Dissipation

```
\(P_{D C}=\left(I_{\text {standby }}\right) \times V_{C C A}+\left(I_{\text {standby }}\right) \times V_{C C R}+\left(I_{\text {standby }}\right) \times\)
\(\mathrm{V}_{\mathrm{CCI}}+X \times \mathrm{V}_{\mathrm{OL}} \times \mathrm{I}_{\mathrm{OL}}+\mathrm{Y}\left(\mathrm{V}_{\mathrm{CCI}}-\mathrm{V}_{\mathrm{OH}}\right) \times \mathrm{V}_{\mathrm{OH}}\)
```

EQ 1-12
For a rough estimate of DC Power Dissipation, only use $P_{D C}=\left(I_{\text {standby }}\right) \times V_{C C A}$. The rest of the formula provides a very small number that can be considered negligible.

$$
\begin{aligned}
& \mathrm{P}_{\mathrm{DC}}=\left(\mathrm{I}_{\text {standby }}\right) \times \mathrm{V}_{\mathrm{CCA}} \\
& \mathrm{P}_{\mathrm{DC}}=.55 \mathrm{~mA} \times 3.3 \mathrm{~V} \\
& \mathrm{P}_{\mathrm{DC}}=0.001815 \mathrm{~W}
\end{aligned}
$$

Step 4: Calculate Total Power Consumption

$$
\begin{aligned}
& \mathrm{P}_{\text {Total }}=\mathrm{P}_{\mathrm{AC}}+\mathrm{P}_{\mathrm{DC}} \\
& \mathrm{P}_{\text {Total }}=1.461+0.001815 \\
& \mathrm{P}_{\text {Total }}=1.4628 \mathrm{~W}
\end{aligned}
$$

Step 5: Compare Estimated Power Consumption against Characterized Power Consumption
The estimated total power consumption for this design is 1.46 W . The characterized power consumption for this design at 200 MHz is 1.0164 W .

Figure 1-11 shows the characterized power dissipation numbers for the shift register design using frequencies ranging from 1 MHz to 200 MHz .


Figure 1-11 • Power Dissipation

## Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ )

The temperature that you select in Designer Series software is the junction temperature, not ambient temperature. This is an important distinction because the heat generated from dynamic power consumption is usually hotter than the ambient temperature. Use the equation below to calculate junction temperature.

Junction Temperature $=\Delta T+T_{a}$
EQ 1-13
Where:
$\mathrm{T}_{\mathrm{a}}=$ Ambient Temperature
$\Delta \mathrm{T}=$ Temperature gradient between junction (silicon) and ambient
$\Delta \mathrm{T}=\theta_{\mathrm{ja}} \times \mathrm{P}$
$P=$ Power calculated from Estimating Power Consumption section
$\theta_{\mathrm{ja}}=$ Junction to ambient of package. $\theta_{\mathrm{ja}}$ numbers are located in the "Package Thermal Characteristics" section.

## Package Thermal Characteristics

The device junction to case thermal characteristic is $\theta_{\mathrm{jc}}$, and the junction to ambient air characteristic is $\theta_{\mathrm{ja}}$. The thermal characteristics for $\theta_{\mathrm{ja}}$ are shown with two different air flow rates.
The maximum junction temperature is $150^{\circ} \mathrm{C}$.
A sample calculation of the absolute maximum power dissipation allowed for a TQFP 176-pin package at commercial temperature and still air is as follows:

Maximum Power Allowed $=\frac{\text { Max. junction temp. }\left({ }^{\circ} \mathrm{C}\right)-\text { Max. ambient temp. }\left({ }^{\circ} \mathrm{C}\right)}{\theta_{j a}\left({ }^{\circ} \mathrm{CM}\right)}=\frac{150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{28^{\circ} \mathrm{C} / \mathrm{W}}=2.86 \mathrm{~W}$

## SX Family FPGAs

Table 1-15 • Package Thermal Characteristics

| Package Type | Pin Count | $\theta_{\text {jc }}$ | $\begin{gathered} \theta_{\mathbf{j a}} \\ \text { Stili } \end{gathered}$ | $\theta_{\mathbf{j a}}$ 300 ft/min. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Plastic Leaded Chip Carrier (PLCC) | 84 | 12 | 32 | 22 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thin Quad Flat Pack (TQFP) | 144 | 11 | 32 | 24 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thin Quad Flat Pack (TQFP) | 176 | 11 | 28 | 21 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Very Thin Quad Flatpack (VQFP) | 100 | 10 | 38 | 32 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Quad Flat Pack (PQFP) without Heat Spreader | 208 | 8 | 30 | 23 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Quad Flat Pack (PQFP) with Heat Spreader | 208 | 3.8 | 20 | 17 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Ball Grid Array (PBGA) | 272 | 3 | 20 | 14.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Ball Grid Array (PBGA) | 313 | 3 | 23 | 17 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Ball Grid Array (PBGA) | 329 | 3 | 18 | 13.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Fine Pitch Ball Grid Array (FBGA) | 144 | 3.8 | 38.8 | 26.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Note: SX08 does not have a heat spreader.
Table 1-16 • Temperature and Voltage Derating Factors*

|  | Junction Temperature |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{V}_{\mathbf{C C A}}$ | $\mathbf{- 5 5}$ | $\mathbf{- 4 0}$ | $\mathbf{0}$ | $\mathbf{2 5}$ | $\mathbf{7 0}$ | $\mathbf{8 5}$ | $\mathbf{1 2 5}$ |  |
| $\mathbf{3 . 0}$ | 0.75 | 0.78 | 0.87 | 0.89 | 1.00 | 1.04 | 1.16 |  |
| $\mathbf{3 . 3}$ | 0.70 | 0.73 | 0.82 | 0.83 | 0.93 | 0.97 | 1.08 |  |
| $\mathbf{3 . 6}$ | 0.66 | 0.69 | 0.77 | 0.78 | 0.87 | 0.92 | 1.02 |  |

Note: *Normalized to worst-case commercial, $T_{J}=70^{\circ} \mathrm{C}, V_{C C A}=3.0 \mathrm{~V}$

## SX Timing Model



Note: Values shown for A54SX08-3, worst-case commercial conditions.
Figure 1-12 • SX Timing Model

## Hardwired Clock

External Setup $=t_{\text {INY }}+t_{\text {IRD } 1}+t_{\text {SUD }}-t_{\text {HCKH }}$

$$
=1.5+0.3+0.5-1.0=1.3 \mathrm{~ns}
$$

EQ 1-15
Clock-to-Out (Pin-to-Pin)
$=t_{\mathrm{HCKH}}+t_{\mathrm{RCO}}+t_{\mathrm{RD} 1}+t_{\mathrm{DHL}}$
$=1.0+0.8+0.3+1.6=3.7 \mathrm{~ns}$

## Routed Clock

$$
\begin{aligned}
\text { External Setup } & =t_{\text {INY }}+t_{\text {IRD } 1}+t_{\text {SUD }}-t_{\text {RCKH }} \\
& =1.5+0.3+0.5-1.5=0.8 \mathrm{~ns}
\end{aligned}
$$

Clock-to-Out (Pin-to-Pin)

$$
\begin{aligned}
& =t_{\mathrm{RCKH}}+t_{\mathrm{RCO}}+t_{\mathrm{RD} 1}+t_{\mathrm{DHL}} \\
& =1.52+0.8+0.3+1.6=4.2 \mathrm{~ns}
\end{aligned}
$$

## SX Family FPGAs

$\qquad$



## Figure 1-13 • Output Buffer Delays



Figure 1-14 • AC Test Loads


Figure 1-15 • Input Buffer Delays


Figure 1-16 • C-Cell Delays

## Register Cell Timing Characteristics



Figure 1-17 • Flip-Flops

## Timing Characteristics

Timing characteristics for SX devices fall into three categories: family-dependent, device-dependent, and design-dependent. The input and output buffer characteristics are common to all SX family members. Internal routing delays are device-dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the DirectTime Analyzer utility or performing simulation with post-layout delays.

## Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timecritical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to $6 \%$ of the nets in a design may be designated as critical, while $90 \%$ of the nets in a design are typical.

## Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes five antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically up to 6 percent of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 8.4 ns delay. This additional delay is represented statistically in higher fanout ( $F O=24$ ) routing delays in the datasheet specifications section.

## Timing Derating

SX devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

## SX Family FPGAs

## A54SX08 Timing Characteristics

Table 1-17 • A54SX08 Timing Characteristics
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed | '-2' Speed | '-1' Speed | 'Std' Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| C-Cell Propagation Delays ${ }^{\mathbf{1}}$ |  |  |  |  |  |  |
| $t_{\text {PD }}$ | Internal Array Module | 0.6 | 0.7 | 0.8 | 0.9 | ns |
| Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DC}} \\ & \mathrm{t}_{\mathrm{FC}} \\ & \mathrm{t}_{\mathrm{RD} 1} \\ & \mathrm{t}_{\mathrm{RD} 2} \\ & \mathrm{t}_{\mathrm{RD} 3} \\ & \mathrm{t}_{\mathrm{RD} 4} \\ & \mathrm{t}_{\mathrm{RD} 8} \\ & \mathrm{t}_{\mathrm{RD} 12} \end{aligned}$ | ```FO \(=1\) Routing Delay, Direct Connect FO \(=1\) Routing Delay, Fast Connect FO \(=1\) Routing Delay FO \(=2\) Routing Delay FO \(=3\) Routing Delay FO \(=4\) Routing Delay FO \(=8\) Routing Delay FO = 12 Routing Delay``` | $\begin{aligned} & \hline 0.1 \\ & 0.3 \\ & 0.3 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.9 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.7 \\ & 0.9 \\ & 1.2 \\ & 2.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.8 \\ & 1.0 \\ & 1.4 \\ & 2.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.5 \\ & 0.5 \\ & 0.9 \\ & 1.2 \\ & 1.6 \\ & 2.9 \\ & 4.3 \end{aligned}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| R-Cell Timing |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\text {RCO }} \\ & \mathrm{t}_{\mathrm{CLR}} \\ & \mathrm{t}_{\text {PRESET }} \\ & \mathrm{t}_{\text {SUD }} \\ & \mathrm{t}_{\mathrm{HD}} \\ & \mathrm{t}_{\mathrm{WASYN}} \end{aligned}$ | Sequential Clock-to-Q <br> Asynchronous Clear-to-Q <br> Asynchronous Preset-to-Q <br> Flip-Flop Data Input Set-Up <br> Flip-Flop Data Input Hold <br> Asynchronous Pulse Width |  0.8 <br>  0.5 <br>  0.7 <br> 0.5  <br> 0.0  <br> 1.4  |  1.1 <br>  0.6 <br>  0.8 <br> 0.5  <br> 0.0  <br> 1.6  |  1.2 <br>  0.7 <br>  0.9 <br> 0.7  <br> 0.0  <br> 1.8  |  1.4 <br>  0.8 <br>  1.0 <br> 0.8  <br> 0.0  <br> 2.1  | ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| Input Module Propagation Delays |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{INYH}} \\ & \mathrm{t}_{\mathrm{INYL}} \end{aligned}$ | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW | $\begin{aligned} & \hline 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \hline 1.7 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & \hline 2.2 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Input Module Predicted Routing Delays ${ }^{\mathbf{2}}$ |  |  |  |  |  |  |
| $\begin{aligned} & t_{\text {IRD1 }} \\ & t_{\text {IRD2 }} \\ & t_{\text {IRD3 }} \\ & t_{\text {IRD4 }} \\ & t_{\text {IRD8 }} \\ & t_{\text {IRD12 }} \end{aligned}$ | $\begin{aligned} & \text { FO }=1 \text { Routing Delay } \\ & \text { FO }=2 \text { Routing Delay } \\ & \text { FO }=3 \text { Routing Delay } \\ & \text { FO }=4 \text { Routing Delay } \\ & \text { FO }=8 \text { Routing Delay } \\ & \text { FO }=12 \text { Routing Delay } \end{aligned}$ | $\begin{aligned} & \hline 0.3 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.9 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.7 \\ & 0.9 \\ & 1.2 \\ & 2.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.8 \\ & 1.0 \\ & 1.4 \\ & 2.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.9 \\ & 1.2 \\ & 1.6 \\ & 2.9 \\ & 4.3 \end{aligned}$ | ns ns ns ns ns ns |

## Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

Table 1-17 • A54SX08 Timing Characteristics (Continued)
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed |  | '-2' Speed |  | '-1' Speed |  | 'Std' Speed |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Dedicated (Hardwired) Array Clock Network |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{HCKH}}$ | Input LOW to HIGH (pad to R-Cell input) |  | 1.0 |  | 1.1 |  | 1.3 |  | 1.5 | ns |
| $\mathrm{t}_{\mathrm{HCKL}}$ | Input HIGH to LOW (pad to R-Cell input) |  | 1.0 |  | 1.2 |  | 1.4 |  | 1.6 | ns |
| $\mathrm{t}_{\text {HPW }}$ | Minimum Pulse Width HIGH | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $t_{\text {HPWL }}$ | Minimum Pulse Width LOW | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $\mathrm{t}_{\text {HCKSW }}$ | Maximum Skew |  | 0.1 |  | 0.2 |  | 0.2 |  | 0.2 | ns |
| $t_{\text {HP }}$ | Minimum Period | 2.7 |  | 3.1 |  | 3.6 |  | 4.2 |  | ns |
| $\mathrm{f}_{\text {HMAX }}$ | Maximum Frequency |  | 350 |  | 320 |  | 280 |  | 240 | MHz |
| Routed Array Clock Networks |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (light load) (pad to R-Cell input) |  | 1.3 |  | 1.5 |  | 1.7 |  | 2.0 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (light load) (pad to R-Cell Input) |  | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (50\% load) (pad to R-Cell input) |  | 1.4 |  | 1.7 |  | 1.9 |  | 2.2 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (50\% load) (pad to R-Cell input) |  | 1.5 |  | 1.7 |  | 2.0 |  | 2.3 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (100\% load) (pad to R-Cell input) |  | 1.5 |  | 1.7 |  | 1.9 |  | 2.2 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (100\% load) (pad to R-Cell input) |  | 1.5 |  | 1.8 |  | 2.0 |  | 2.3 | ns |
| $\mathrm{t}_{\text {RPWH }}$ | Min. Pulse Width HIGH | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $t_{\text {RPWL }}$ | Min. Pulse Width LOW | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (light load) |  | 0.1 |  | 0.2 |  | 0.2 |  | 0.2 | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (50\% load) |  | 0.3 |  | 0.3 |  | 0.4 |  | 0.4 | ns |
| trcksw | Maximum Skew (100\% load) |  | 0.3 |  | 0.3 |  | 0.4 |  | 0.4 | ns |
| TTL Output Module Timing1 |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {DLH }}$ | Data-to-Pad LOW to HIGH |  | 1.6 |  | 1.9 |  | 2.1 |  | 2.5 | ns |
| $\mathrm{t}_{\text {DHL }}$ | Data-to-Pad HIGH to LOW |  | 1.6 |  | 1.9 |  | 2.1 |  | 2.5 | ns |
| $\mathrm{t}_{\text {ENZL }}$ | Enable-to-Pad, Z to L |  | 2.1 |  | 2.4 |  | 2.8 |  | 3.2 | ns |
| $\mathrm{t}_{\text {ENZH }}$ | Enable-to-Pad, Z to H |  | 2.3 |  | 2.7 |  | 3.1 |  | 3.6 | ns |
| tenlz | Enable-to-Pad, L to Z |  | 1.4 |  | 1.7 |  | 1.9 |  | 2.2 | ns |

Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## SX Family FPGAs

## A54SX16 Timing Characteristics

## Table 1-18 • A54SX16 Timing Characteristics

(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed | '-2' Speed | '-1' Speed | 'Std' Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| C-Cell Propagation Delays ${ }^{\mathbf{1}}$ |  |  |  |  |  |  |
| $t_{\text {PD }}$ | Internal Array Module | 0.6 | 0.7 | 0.8 | 0.9 | ns |
| Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DC}} \\ & \mathrm{t}_{\mathrm{FC}} \\ & \mathrm{t}_{\mathrm{RD} 1} \\ & \mathrm{t}_{\mathrm{RD} 2} \\ & \mathrm{t}_{\mathrm{RD} 3} \\ & \mathrm{t}_{\mathrm{RD} 4} \\ & \mathrm{t}_{\mathrm{RD} 8} \\ & \mathrm{t}_{\mathrm{RD} 12} \end{aligned}$ | ```FO \(=1\) Routing Delay, Direct Connect FO \(=1\) Routing Delay, Fast Connect FO \(=1\) Routing Delay FO \(=2\) Routing Delay FO \(=3\) Routing Delay FO \(=4\) Routing Delay FO = 8 Routing Delay FO \(=12\) Routing Delay``` | $\begin{aligned} & \hline 0.1 \\ & 0.3 \\ & 0.3 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.9 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.7 \\ & 0.9 \\ & 1.2 \\ & 2.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.8 \\ & 1.0 \\ & 1.4 \\ & 2.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.5 \\ & 0.5 \\ & 0.9 \\ & 1.2 \\ & 1.6 \\ & 2.9 \\ & 4.3 \end{aligned}$ | ns ns ns ns ns ns ns ns |
| R-Cell Timing |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\text {RCO }} \\ & \mathrm{t}_{\text {CLR }} \\ & \mathrm{t}_{\text {PRESET }} \\ & \mathrm{t}_{\text {SUD }} \\ & \mathrm{t}_{\text {HD }} \\ & \mathrm{t}_{\text {WASYN }} \end{aligned}$ | Sequential Clock-to-Q <br> Asynchronous Clear-to-Q <br> Asynchronous Preset-to-Q <br> Flip-Flop Data Input Set-Up <br> Flip-Flop Data Input Hold <br> Asynchronous Pulse Width |  0.8 <br>  0.5 <br>  0.7 <br> 0.5  <br> 0.0  <br> 1.4  |  1.1 <br>  0.6 <br>  0.8 <br> 0.5  <br> 0.0  <br> 1.6  |  1.2 <br>  0.7 <br>  0.9 <br> 0.7  <br> 0.0  <br> 1.8  |  1.4 <br>  0.8 <br>  1.0 <br> 0.8  <br> 0.0  <br> 2.1  | ns ns ns ns ns ns |
| Input Module Propagation Delays |  |  |  |  |  |  |
| $\mathrm{t}_{\text {INYH }}$ <br> $\mathrm{t}_{\mathrm{INYL}}$ | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \hline 1.7 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & \hline 2.2 \\ & 2.2 \end{aligned}$ | ns |
| Predicted Input Routing Delays ${ }^{\mathbf{2}}$ |  |  |  |  |  |  |
| tIRD1 <br> $\mathrm{t}_{\text {IRD2 }}$ <br> tiRD3 <br> $\mathrm{t}_{\text {IRD4 }}$ <br> tiRD8 <br> $t_{\text {IRD12 }}$ | $\begin{aligned} & \text { FO }=1 \text { Routing Delay } \\ & \text { FO }=2 \text { Routing Delay } \\ & \text { FO }=3 \text { Routing Delay } \\ & \text { FO }=8 \text { Routing Delay } \\ & \text { FO }=12 \text { Routing Delay } \end{aligned}$ | $\begin{aligned} & \hline 0.3 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.9 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.7 \\ & 0.9 \\ & 1.2 \\ & 2.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.8 \\ & 1.0 \\ & 1.4 \\ & 2.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & \hline 0.5 \\ & 0.9 \\ & 1.2 \\ & 1.6 \\ & 2.9 \\ & 4.3 \end{aligned}$ | ns ns ns ns ns ns |

## Notes:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 35 pF loading, except $t_{E N Z L}$ and $t_{E N Z H}$. For $t_{E N Z L}$ and $t_{E N Z H}$, the loading is 5 pF .

Table 1-18 • A54SX16 Timing Characteristics (Continued)
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed |  | '-2' Speed |  | '-1' Speed |  | 'Std' Speed |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Dedicated (Hardwired) Array Clock Network |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {HCKH }}$ | Input LOW to HIGH (pad to R-Cell input) |  | 1.2 |  | 1.4 |  | 1.5 |  | 1.8 | ns |
| $\mathrm{t}_{\mathrm{HCKL}}$ | Input HIGH to LOW (pad to R-Cell input) |  | 1.2 |  | 1.4 |  | 1.6 |  | 1.9 | ns |
| $\mathrm{t}_{\text {HPW }}$ | Minimum Pulse Width HIGH | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $t_{\text {HPWL }}$ | Minimum Pulse Width LOW | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $\mathrm{t}_{\text {HCKSW }}$ | Maximum Skew |  | 0.2 |  | 0.2 |  | 0.3 |  | 0.3 | ns |
| $\mathrm{t}_{\mathrm{HP}}$ | Minimum Period | 2.7 |  | 3.1 |  | 3.6 |  | 4.2 |  | ns |
| $\mathrm{f}_{\text {HMAX }}$ | Maximum Frequency |  | 350 |  | 320 |  | 280 |  | 240 | MHz |
| Routed Array Clock Networks |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (light load) (pad to R-Cell input) |  | 1.6 |  | 1.8 |  | 2.1 |  | 2.5 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (light load) (pad to R-Cell input) |  | 1.8 |  | 2.0 |  | 2.3 |  | 2.7 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (50\% load) (pad to R-Cell input) |  | 1.8 |  | 2.1 |  | 2.5 |  | 2.8 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (50\% load) (pad to R-Cell input) |  | 2.0 |  | 2.2 |  | 2.5 |  | 3.0 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (100\% load) (pad to R-Cell input) |  | 1.8 |  | 2.1 |  | 2.4 |  | 2.8 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (100\% load) (pad to R-Cell input) |  | 2.0 |  | 2.2 |  | 2.5 |  | 3.0 | ns |
| $\mathrm{t}_{\text {RPWH }}$ | Min. Pulse Width HIGH | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $t_{\text {RPWL }}$ | Min. Pulse Width LOW | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (light load) |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.7 | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (50\% load) |  | 0.5 |  | 0.6 |  | 0.7 |  | 0.8 | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (100\% load) |  | 0.5 |  | 0.6 |  | 0.7 |  | 0.8 | ns |
| TTL Output Module Timing ${ }^{\mathbf{3}}$ |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {DLH }}$ | Data-to-Pad LOW to HIGH |  | 1.6 |  | 1.9 |  | 2.1 |  | 2.5 | ns |
| $t_{\text {DHL }}$ | Data-to-Pad HIGH to LOW |  | 1.6 |  | 1.9 |  | 2.1 |  | 2.5 | ns |
| $t_{\text {ENZL }}$ | Enable-to-Pad, Z to L |  | 2.1 |  | 2.4 |  | 2.8 |  | 3.2 | ns |
| $t_{\text {ENZH }}$ | Enable-to-Pad, Z to H |  | 2.3 |  | 2.7 |  | 3.1 |  | 3.6 | ns |
| tenlz | Enable-to-Pad, L to Z |  | 1.4 |  | 1.7 |  | 1.9 |  | 2.2 | ns |
| $\mathrm{t}_{\text {ENHZ }}$ | Enable-to-Pad, H to Z |  | 1.3 |  | 1.5 |  | 1.7 |  | 2.0 | ns |

## Notes:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n,}$ or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 35 pF loading, except $t_{E N Z L}$ and $t_{E N Z H}$. For $t_{E N Z L}$ and $t_{E N Z H}$, the loading is 5 pF .

## SX Family FPGAs

## A54SX16P Timing Characteristics

Table 1-19 - A54SX16P Timing Characteristics
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed | '-2' Speed | '-1' Speed | 'Std' Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| C-Cell Propagation Delays ${ }^{\mathbf{1}}$ |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PD }}$ | Internal Array Module | 0.6 | 0.7 | 0.8 | 0.9 | ns |
| Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DC}} \\ & \mathrm{t}_{\mathrm{FC}} \\ & \mathrm{t}_{\mathrm{RD} 1} \\ & \mathrm{t}_{\mathrm{RD} 2} \\ & \mathrm{t}_{\mathrm{RD} 3} \\ & \mathrm{t}_{\mathrm{RD} 4} \\ & \mathrm{t}_{\mathrm{RD} 8} \\ & \mathrm{t}_{\mathrm{RD} 12} \end{aligned}$ | ```FO = 1 Routing Delay, Direct Connect FO \(=1\) Routing Delay, Fast Connect FO = 1 Routing Delay FO \(=2\) Routing Delay FO = 3 Routing Delay FO \(=4\) Routing Delay FO \(=8\) Routing Delay FO \(=12\) Routing Delay``` | $\begin{aligned} & \hline 0.1 \\ & 0.3 \\ & 0.3 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.9 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.7 \\ & 0.9 \\ & 1.2 \\ & 2.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.8 \\ & 1.0 \\ & 1.4 \\ & 2.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.5 \\ & 0.5 \\ & 0.9 \\ & 1.2 \\ & 1.6 \\ & 2.9 \\ & 4.3 \end{aligned}$ | ns ns ns ns ns ns ns ns |
| R-Cell Timing |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\text {RCO }} \\ & \mathrm{t}_{\text {CLR }} \\ & \mathrm{t}_{\text {PRESET }} \\ & \mathrm{t}_{\text {SUD }} \\ & \mathrm{t}_{\text {HD }} \\ & \mathrm{t}_{\text {WASYN }} \end{aligned}$ | Sequential Clock-to-Q <br> Asynchronous Clear-to-Q <br> Asynchronous Preset-to-Q <br> Flip-Flop Data Input Set-Up <br> Flip-Flop Data Input Hold <br> Asynchronous Pulse Width |  0.9 <br>  0.5 <br>  0.7 <br> 0.5  <br> 0.0  <br> 1.4  |  1.1 <br>  0.6 <br>  0.8 <br> 0.5  <br> 0.0  <br> 1.6  |  1.3 <br>  0.7 <br>  0.9 <br> 0.7  <br> 0.0  <br> 1.8  |  1.4 <br>  0.8 <br>  1.0 <br> 0.8  <br> 0.0  <br> 2.1  | ns ns ns ns ns ns |
| Input Module Propagation Delays |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{INYH}} \\ & \mathrm{t}_{\mathrm{INYY}} \end{aligned}$ | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 2.2 \end{aligned}$ | ns ns |
| Predicted Input Routing Delays ${ }^{\mathbf{2}}$ |  |  |  |  |  |  |
| $\begin{aligned} & t_{\text {IRD1 }} \\ & t_{\text {IRD2 }} \\ & t_{\text {IRD3 }} \\ & t_{\text {IRD4 }} \\ & t_{\text {IRD8 }} \\ & t_{\text {IRD12 }} \end{aligned}$ | $\begin{aligned} & \text { FO }=1 \text { Routing Delay } \\ & \text { FO }=2 \text { Routing Delay } \\ & \text { FO }=4 \text { Routing Delay } \\ & \text { FO }=8 \text { Routing Delay } \\ & \text { FO }=12 \text { Routing Delay } \end{aligned}$ | $\begin{aligned} & \hline 0.3 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.9 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.7 \\ & 0.9 \\ & 1.2 \\ & 2.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.8 \\ & 1.0 \\ & 1.4 \\ & 2.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & \hline 0.5 \\ & 0.9 \\ & 1.2 \\ & 1.6 \\ & 2.9 \\ & 4.3 \end{aligned}$ | ns ns ns ns ns ns |

## Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 10 pF loading.

Table 1-19 • A54SX16P Timing Characteristics (Continued)
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed |  | '-2' Speed |  | '-1' Speed |  | 'Std' Speed |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Dedicated (Hardwired) Array Clock Network |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {HCKH }}$ | Input LOW to HIGH (pad to R-Cell input) |  | 1.2 |  | 1.4 |  | 1.5 |  | 1.8 | ns |
| $\mathrm{t}_{\text {HCKL }}$ | Input HIGH to LOW (pad to R-Cell input) |  | 1.2 |  | 1.4 |  | 1.6 |  | 1.9 | ns |
| $\mathrm{t}_{\text {HPWH }}$ | Minimum Pulse Width HIGH | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $\mathrm{t}_{\text {HPWL }}$ | Minimum Pulse Width LOW | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| thCKSW | Maximum Skew |  | 0.2 |  | 0.2 |  | 0.3 |  | 0.3 | ns |
| $\mathrm{t}_{\mathrm{HP}}$ | Minimum Period | 2.7 |  | 3.1 |  | 3.6 |  | 4.2 |  | ns |
| $\mathrm{f}_{\text {HMAX }}$ | Maximum Frequency |  | 350 |  | 320 |  | 280 |  | 240 | MHz |
| Routed Array Clock Networks |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (light load) (pad to R-Cell input) |  | 1.6 |  | 1.8 |  | 2.1 |  | 2.5 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (Light Load) (pad to R-Cell input) |  | 1.8 |  | 2.0 |  | 2.3 |  | 2.7 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (50\% load) (pad to R-Cell input) |  | 1.8 |  | 2.1 |  | 2.5 |  | 2.8 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (50\% load) (pad to R-Cell input) |  | 2.0 |  | 2.2 |  | 2.5 |  | 3.0 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (100\% load) (pad to R-Cell input) |  | 1.8 |  | 2.1 |  | 2.4 |  | 2.8 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (100\% load) (pad to R-Cell input) |  | 2.0 |  | 2.2 |  | 2.5 |  | 3.0 | ns |
| $\mathrm{t}_{\text {RPWH }}$ | Min. Pulse Width HIGH | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $t_{\text {RPWL }}$ | Min. Pulse Width LOW | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (light load) |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.7 | ns |
| $\mathrm{t}_{\text {RCKSW }}$ | Maximum Skew (50\% load) |  | 0.5 |  | 0.6 |  | 0.7 |  | 0.8 | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (100\% load) |  | 0.5 |  | 0.6 |  | 0.7 |  | 0.8 | ns |
| TTL Output Module Timing |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {DLH }}$ | Data-to-Pad LOW to HIGH |  | 2.4 |  | 2.8 |  | 3.1 |  | 3.7 | ns |
| $\mathrm{t}_{\text {DHL }}$ | Data-to-Pad HIGH to LOW |  | 2.3 |  | 2.9 |  | 3.2 |  | 3.8 | ns |
| $\mathrm{t}_{\text {ENZL }}$ | Enable-to-Pad, Z to L |  | 3.0 |  | 3.4 |  | 3.9 |  | 4.6 | ns |
| $\mathrm{t}_{\text {ENZH }}$ | Enable-to-Pad, Z to H |  | 3.3 |  | 3.8 |  | 4.3 |  | 5.0 | ns |
| tenlz | Enable-to-Pad, L to Z |  | 2.3 |  | 2.7 |  | 3.0 |  | 3.5 | ns |
| $\mathrm{t}_{\text {ENHZ }}$ | Enable-to-Pad, H to Z |  | 2.8 |  | 3.2 |  | 3.7 |  | 4.3 | ns |

Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 10 pF loading.

## SX Family FPGAs

Table 1-19 • A54SX16P Timing Characteristics (Continued)
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed | '-2' Speed | '-1' Speed | 'Std' Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| TTL/PCI Output Module Timing |  |  |  |  |  |  |
| ${ }_{\text {t }}{ }^{\text {LLH }}$ | Data-to-Pad LOW to HIGH | 1.5 | 1.7 | 2.0 | 2.3 | ns |
| $t_{\text {DHL }}$ | Data-to-Pad HIGH to LOW | 1.9 | 2.2 | 2.4 | 2.9 | ns |
| $\mathrm{t}_{\text {ENZL }}$ | Enable-to-Pad, Z to L | 2.3 | 2.6 | 3.0 | 3.5 | ns |
| $\mathrm{t}_{\text {ENZH }}$ | Enable-to-Pad, Z to H | 1.5 | 1.7 | 1.9 | 2.3 | ns |
| tenlz | Enable-to-Pad, L to Z | 2.7 | 3.1 | 3.5 | 4.1 | ns |
| $\mathrm{t}_{\text {ENHZ }}$ | Enable-to-Pad, H to Z | 2.9 | 3.3 | 3.7 | 4.4 | ns |
| PCI Output Module Timing ${ }^{\mathbf{3}}$ |  |  |  |  |  |  |
| ${ }^{\text {DLLH }}$ | Data-to-Pad LOW to HIGH | 1.8 | 2.0 | 2.3 | 2.7 | ns |
| $\mathrm{t}_{\text {DHL }}$ | Data-to-Pad HIGH to LOW | 1.7 | 2.0 | 2.2 | 2.6 | ns |
| $\mathrm{t}_{\text {ENZL }}$ | Enable-to-Pad, Z to L | 0.8 | 1.0 | 1.1 | 1.3 | ns |
| $\mathrm{t}_{\text {ENZH }}$ | Enable-to-Pad, Z to H | 1.2 | 1.2 | 1.5 | 1.8 | ns |
| $\mathrm{t}_{\text {ENLZ }}$ | Enable-to-Pad, L to Z | 1.0 | 1.1 | 1.3 | 1.5 | ns |
| $\mathrm{t}_{\text {ENHZ }}$ | Enable-to-Pad, H to Z | 1.1 | 1.3 | 1.5 | 1.7 | ns |
| TTL Output Module Timing |  |  |  |  |  |  |
| ${ }_{\text {t }}$ LH | Data-to-Pad LOW to HIGH | 2.1 | 2.5 | 2.8 | 3.3 | ns |
| $t_{\text {DHL }}$ | Data-to-Pad HIGH to LOW | 2.0 | 2.3 | 2.6 | 3.1 | ns |
| $\mathrm{t}_{\text {ENZL }}$ | Enable-to-Pad, Z to L | 2.5 | 2.9 | 3.2 | 3.8 | ns |
| $\mathrm{t}_{\text {ENZH }}$ | Enable-to-Pad, Z to H | 3.0 | 3.5 | 3.9 | 4.6 | ns |
| tenlz | Enable-to-Pad, L to Z | 2.3 | 2.7 | 3.1 | 3.6 | ns |
| $\mathrm{t}_{\text {ENHZ }}$ | Enable-to-Pad, H to Z | 2.9 | 3.3 | 3.7 | 4.4 | ns |

## Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 10 pF loading.

## A54SX32 Timing Characteristics

Table 1-20 • A54SX32 Timing Characteristics
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed | '-2' Speed | '-1' Speed | 'Std' Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| C-Cell Propagation Delays ${ }^{\mathbf{1}}$ |  |  |  |  |  |  |
| $t_{\text {PD }}$ | Internal Array Module | 0.6 | 0.7 | 0.8 | 0.9 | ns |
| Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DC}} \\ & \mathrm{t}_{\mathrm{FC}} \\ & \mathrm{t}_{\mathrm{RD} 1} \\ & \mathrm{t}_{\mathrm{RD} 2} \\ & \mathrm{t}_{\mathrm{RD} 3} \\ & \mathrm{t}_{\mathrm{RD} 4} \\ & \mathrm{t}_{\mathrm{RD} 8} \\ & \mathrm{t}_{\mathrm{RD} 12} \end{aligned}$ | ```FO \(=1\) Routing Delay, Direct Connect FO = 1 Routing Delay, Fast Connect FO = 1 Routing Delay FO = 2 Routing Delay FO = 3 Routing Delay FO = 4 Routing Delay FO \(=8\) Routing Delay FO \(=12\) Routing Delay``` | $\begin{aligned} & \hline 0.1 \\ & 0.3 \\ & 0.3 \\ & 0.7 \\ & 1.0 \\ & 1.4 \\ & 2.7 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.8 \\ & 1.2 \\ & 1.6 \\ & 3.1 \\ & 4.7 \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.4 \\ & 0.4 \\ & 0.9 \\ & 1.4 \\ & 1.8 \\ & 3.5 \\ & 5.3 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.5 \\ & 0.5 \\ & 1.0 \\ & 1.6 \\ & 2.1 \\ & 4.1 \\ & 6.2 \end{aligned}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| R-Cell Timing |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\text {RCO }} \\ & \mathrm{t}_{\text {CLR }} \\ & \mathrm{t}_{\text {PRESET }} \\ & \mathrm{t}_{\text {SUD }} \\ & \mathrm{t}_{\text {HD }} \\ & \mathrm{t}_{\text {WASYN }} \end{aligned}$ | Sequential Clock-to-Q <br> Asynchronous Clear-to-Q <br> Asynchronous Preset-to-Q <br> Flip-Flop Data Input Set-Up <br> Flip-Flop Data Input Hold <br> Asynchronous Pulse Width |  0.8 <br>  0.5 <br>  0.7 <br> 0.5  <br> 0.0  <br> 1.4  |  1.1 <br>  0.6 <br>  0.8 <br> 0.6  <br> 0.0  <br> 1.6  |  1.3 <br>  0.7 <br>  0.9 <br> 0.7  <br> 0.0  <br> 1.8  |  1.4 <br>  0.8 <br>  1.0 <br> 0.8  <br> 0.0  <br> 2.1  | ns ns ns ns ns ns |
| Input Module Propagation Delays |  |  |  |  |  |  |
| $\mathrm{t}_{\text {INYH }}$ <br> $\mathrm{t}_{\mathrm{INYL}}$ | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW | $\begin{aligned} & \hline 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \hline 1.7 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & \hline 2.2 \\ & 2.2 \end{aligned}$ | ns |
| Predicted Input Routing Delays ${ }^{\mathbf{2}}$ |  |  |  |  |  |  |
| $\begin{aligned} & t_{\text {IRD1 }} \\ & t_{\text {IRD2 }} \\ & t_{\text {IRD3 }} \\ & t_{\text {IRD4 }} \\ & t_{\text {IRD8 }} \\ & t_{\text {IRD12 }} \end{aligned}$ | $\begin{aligned} & \text { FO }=1 \text { Routing Delay } \\ & \text { FO }=2 \text { Routing Delay } \\ & \text { FO }=3 \text { Routing Delay } \\ & \text { FO }=8 \text { Routing Delay } \\ & \text { FO }=12 \text { Routing Delay } \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.7 \\ & 1.0 \\ & 1.4 \\ & 2.7 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.8 \\ & 1.2 \\ & 1.6 \\ & 3.1 \\ & 4.7 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.9 \\ & 1.4 \\ & 1.8 \\ & 3.5 \\ & 5.3 \end{aligned}$ | $\begin{aligned} & \hline 0.5 \\ & 1.0 \\ & 1.6 \\ & 2.1 \\ & 4.1 \\ & 6.2 \end{aligned}$ | ns ns ns ns ns ns |

## Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 35 pF loading, except $t_{E N Z L}$ and $t_{E N Z H}$. For $t_{E N Z L}$ and $t_{E N Z H}$ the loading is 5 pF .

## SX Family FPGAs

Table 1-20 • A54SX32 Timing Characteristics (Continued)
(Worst-Case Commercial Conditions, $\mathrm{V}_{\mathrm{CCR}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ )

| Parameter | Description | '-3' Speed |  | '-2' Speed |  | '-1' Speed |  | 'Std' Speed |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Dedicated (Hardwired) Array Clock Network |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {HCKH }}$ | Input LOW to HIGH (pad to R-Cell input) |  | 1.9 |  | 2.1 |  | 2.4 |  | 2.8 | ns |
| $\mathrm{t}_{\mathrm{HCKL}}$ | Input HIGH to LOW (pad to R-Cell input) |  | 1.9 |  | 2.1 |  | 2.4 |  | 2.8 | ns |
| $\mathrm{t}_{\text {HPWH }}$ | Minimum Pulse Width HIGH | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $\mathrm{t}_{\text {HPWL }}$ | Minimum Pulse Width LOW | 1.4 |  | 1.6 |  | 1.8 |  | 2.1 |  | ns |
| $\mathrm{t}_{\text {HCKSW }}$ | Maximum Skew |  | 0.3 |  | 0.4 |  | 0.4 |  | 0.5 | ns |
| $\mathrm{t}_{\mathrm{HP}}$ | Minimum Period | 2.7 |  | 3.1 |  | 3.6 |  | 4.2 |  | ns |
| $\mathrm{f}_{\text {HMAX }}$ | Maximum Frequency |  | 350 |  | 320 |  | 280 |  | 240 | MHz |
| Routed Array Clock Networks |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (light load) (pad to R-Cell input) |  | 2.4 |  | 2.7 |  | 3.0 |  | 3.5 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (light load) (pad to R-Cell input) |  | 2.4 |  | 2.7 |  | 3.1 |  | 3.6 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (50\% load) (pad to R-Cell input) |  | 2.7 |  | 3.0 |  | 3.5 |  | 4.1 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (50\% load) (pad to R-Cell input) |  | 2.7 |  | 3.1 |  | 3.6 |  | 4.2 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (100\% load) (pad to R-Cell input) |  | 2.7 |  | 3.1 |  | 3.5 |  | 4.1 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (100\% load) (pad to R-Cell input) |  | 2.8 |  | 3.2 |  | 3.6 |  | 4.3 | ns |
| $\mathrm{t}_{\text {RPWH }}$ | Min. Pulse Width HIGH | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $\mathrm{t}_{\text {RPWL }}$ | Min. Pulse Width LOW | 2.1 |  | 2.4 |  | 2.7 |  | 3.2 |  | ns |
| $\mathrm{t}_{\text {RCKSW }}$ | Maximum Skew (light load) |  | 0.85 |  | 0.98 |  | 1.1 |  | 1.3 | ns |
| $\mathrm{t}_{\text {RCKSW }}$ | Maximum Skew (50\% load) |  | 1.23 |  | 1.4 |  | 1.6 |  | 1.9 | ns |
| $t_{\text {RCKSW }}$ | Maximum Skew (100\% load) |  | 1.30 |  | 1.5 |  | 1.7 |  | 2.0 | ns |
| TTL Output Module Timing ${ }^{\mathbf{3}}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {DLH }}$ | Data-to-Pad LOW to HIGH |  | 1.6 |  | 1.9 |  | 2.1 |  | 2.5 | ns |
| $\mathrm{t}_{\text {DHL }}$ | Data-to-Pad HIGH to LOW |  | 1.6 |  | 1.9 |  | 2.1 |  | 2.5 | ns |
| $\mathrm{t}_{\text {ENZL }}$ | Enable-to-Pad, Z to L |  | 2.1 |  | 2.4 |  | 2.8 |  | 3.2 | ns |
| $\mathrm{t}_{\text {ENZH }}$ | Enable-to-Pad, Z to H |  | 2.3 |  | 2.7 |  | 3.1 |  | 3.6 | ns |
| $\mathrm{t}_{\text {ENLZ }}$ | Enable-to-Pad, L to Z |  | 1.4 |  | 1.7 |  | 1.9 |  | 2.2 | ns |
| $\mathrm{t}_{\text {ENHZ }}$ | Enable-to-Pad, H to Z |  | 1.3 |  | 1.5 |  | 1.7 |  | 2.0 | ns |

## Note:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n}, t_{R C O}+t_{R D 1}+t_{P D n}$, or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Delays based on 35 pF loading, except $t_{E N Z L}$ and $t_{E N Z H}$. For $t_{E N Z L}$ and $t_{E N Z H}$ the loading is 5 pF .

## Pin Description


#### Abstract

CLKA/B Clock A and B These pins are $3.3 \mathrm{~V} / 5.0 \mathrm{~V} \mathrm{PCI} / T T L$ clock inputs for clock distribution networks. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. (For A54SX72A, these clocks can be configured as bidirectional.)


## GND <br> Ground

LOW supply voltage.

## HCLK Dedicated (hardwired) Array Clock

This pin is the $3.3 \mathrm{~V} / 5.0 \mathrm{~V} \mathrm{PCI} / T \mathrm{TL}$ clock input for sequential modules. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

## I/O <br> Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL, LVTTL, 3.3 V PCI or 5.0 V PCI specifications. Unused I/O pins are automatically tristated by the Designer Series software.

## NC <br> No Connection

This pin is not connected to circuitry within the device.

## PRA, I/O <br> Probe A

The Probe A pin is used to output data from any userdefined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

## PRB, I/O

## Probe B

The Probe B pin is used to output data from any node within the device. This diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

## TCK Test Clock

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

## TDI Test Data Input

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

## TDO Test Data Output

Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

## TMS

## Test Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TDO pins are boundary scan pins (refer to Table 1-2 on page 1-6). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.
$\mathbf{V}_{\mathbf{c C l}} \quad$ Supply Voltage
Supply voltage for I/Os. See Table 1-1 on page 1-5.
$\mathbf{V}_{\text {cCA }} \quad$ Supply Voltage

Supply voltage for Array. See Table 1-1 on page 1-5.
$\mathbf{V}_{\text {CCR }} \quad$ Supply Voltage

Supply voltage for input tolerance (required for internal biasing). See Table 1-1 on page 1-5.

## Package Pin Assignments

## 84-Pin PLCC



Figure 2-1 • 84-Pin PLCC (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 84-Pin PLCC |  | 84-Pin PLCC |  | 84-Pin PLCC |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | Pin Number | A54SX08 Function | Pin Number | A54SX08 Function |
| 1 | $V_{C C R}$ | 36 | I/O | 71 | I/O |
| 2 | GND | 37 | 1/0 | 72 | 1/O |
| 3 | $\mathrm{V}_{\text {CCA }}$ | 38 | 1/0 | 73 | I/O |
| 4 | PRA, I/O | 39 | I/O | 74 | I/O |
| 5 | I/O | 40 | PRB, I/O | 75 | 1/O |
| 6 | I/O | 41 | $\mathrm{V}_{\text {CCA }}$ | 76 | 1/O |
| 7 | $\mathrm{V}_{\mathrm{CCI}}$ | 42 | GND | 77 | I/O |
| 8 | I/O | 43 | $\mathrm{V}_{\text {CCR }}$ | 78 | I/O |
| 9 | I/O | 44 | I/O | 79 | 1/0 |
| 10 | I/O | 45 | HCLK | 80 | 1/0 |
| 11 | TCK, I/O | 46 | I/O | 81 | I/O |
| 12 | TDI, I/O | 47 | 1/0 | 82 | I/O |
| 13 | 1/0 | 48 | 1/0 | 83 | CLKA |
| 14 | I/O | 49 | 1/0 | 84 | CLKB |
| 15 | I/O | 50 | 1/0 |  |  |
| 16 | TMS | 51 | I/O |  |  |
| 17 | I/O | 52 | TDO, I/O |  |  |
| 18 | I/O | 53 | I/O |  |  |
| 19 | 1/0 | 54 | 1/O |  |  |
| 20 | 1/0 | 55 | I/O |  |  |
| 21 | 1/O | 56 | 1/O |  |  |
| 22 | 1/O | 57 | 1/O |  |  |
| 23 | 1/0 | 58 | I/O |  |  |
| 24 | I/O | 59 | $\mathrm{V}_{\text {CCA }}$ |  |  |
| 25 | I/O | 60 | $\mathrm{V}_{\text {CCI }}$ |  |  |
| 26 | 1/O | 61 | GND |  |  |
| 27 | GND | 62 | I/O |  |  |
| 28 | $\mathrm{V}_{\text {CCI }}$ | 63 | I/O |  |  |
| 29 | I/O | 64 | 1/O |  |  |
| 30 | 1/0 | 65 | I/O |  |  |
| 31 | I/O | 66 | I/O |  |  |
| 32 | 1/0 | 67 | I/O |  |  |
| 33 | 1/0 | 68 | $\mathrm{V}_{\text {CCA }}$ |  |  |
| 34 | I/O | 69 | GND |  |  |
| 35 | 1/0 | 70 | I/O |  |  |

## 208-Pin PQFP



Figure 2-2 • 208-Pin PQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 208-Pin PQFP |  |  |  | 208-Pin PQFP |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | $\begin{gathered} \hline \text { A54SX16, } \\ \text { A54SX16P } \\ \text { Function } \end{gathered}$ | A54SX32 <br> Function | Pin Number | A54SX08 Function | $\begin{gathered} \text { A54SX16, } \\ \text { A54SX16P } \\ \text { Function } \end{gathered}$ | A54SX32 <br> Function |
| 1 | GND | GND | GND | 37 | I/O | I/O | I/O |
| 2 | TDI, I/O | TDI, I/O | TDI, I/O | 38 | I/O | I/O | I/O |
| 3 | I/O | I/O | I/O | 39 | NC | 1/0 | 1/O |
| 4 | NC | I/O | I/O | 40 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 5 | I/O | I/O | I/O | 41 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 6 | NC | I/O | I/O | 42 | I/O | I/O | I/O |
| 7 | I/O | I/O | I/O | 43 | I/O | I/O | I/O |
| 8 | I/O | I/O | I/O | 44 | I/O | 1/0 | I/O |
| 9 | 1/0 | 1/0 | I/O | 45 | 1/0 | I/O | I/O |
| 10 | I/O | I/O | I/O | 46 | I/O | I/O | I/O |
| 11 | TMS | TMS | TMS | 47 | I/O | I/O | I/O |
| 12 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\text {CCI }}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 48 | NC | I/O | I/O |
| 13 | I/O | I/O | I/O | 49 | I/O | I/O | I/O |
| 14 | NC | 1/0 | I/O | 50 | NC | I/O | I/O |
| 15 | I/O | 1/0 | I/O | 51 | I/O | I/O | I/O |
| 16 | I/O | 1/0 | I/O | 52 | GND | GND | GND |
| 17 | NC | 1/0 | I/O | 53 | I/O | I/O | I/O |
| 18 | I/O | I/O | I/O | 54 | I/O | I/O | I/O |
| 19 | I/O | I/O | 1/O | 55 | I/O | I/O | 1/O |
| 20 | NC | I/O | 1/0 | 56 | I/O | I/O | I/O |
| 21 | 1/O | I/O | I/O | 57 | I/O | I/O | I/O |
| 22 | I/O | I/O | I/O | 58 | I/O | I/O | I/O |
| 23 | NC | I/O | I/O | 59 | I/O | I/O | I/O |
| 24 | I/O | I/O | I/O | 60 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 25 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | 61 | NC | I/O | I/O |
| 26 | GND | GND | GND | 62 | 1/0 | I/O | I/O |
| 27 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | 63 | I/O | I/O | I/O |
| 28 | GND | GND | GND | 64 | NC | I/O | I/O |
| 29 | I/O | 1/O | I/O | 65* | 1/0 | I/O | NC* |
| 30 | I/O | I/O | I/O | 66 | I/O | I/O | I/O |
| 31 | NC | I/O | I/O | 67 | NC | I/O | I/O |
| 32 | I/O | I/O | I/O | 68 | I/O | I/O | I/O |
| 33 | I/O | 1/0 | 1/O | 69 | I/O | I/O | I/O |
| 34 | I/O | 1/0 | I/O | 70 | NC | 1/0 | 1/0 |
| 35 | NC | 1/0 | 1/0 | 71 | I/O | I/O | I/O |
| 36 | I/O | 1/0 | 1/O | 72 | I/O | I/O | I/O |

Note: * Note that Pin 65 in the A54SX32—PQ208 is a no connect (NC).

| 208-Pin PQFP |  |  |  | 208-Pin PQFP |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | $\begin{gathered} \hline \text { A54SX16, } \\ \text { A54SX16P } \\ \text { Function } \end{gathered}$ | A54SX32 <br> Function | Pin Number | A54SX08 Function | $\begin{gathered} \hline \text { A54SX16, } \\ \text { A54SX16P } \\ \text { Function } \end{gathered}$ | A54SX32 Function |
| 73 | NC | I/O | I/O | 109 | I/O | I/O | I/O |
| 74 | I/O | 1/0 | I/O | 110 | 1/0 | 1/O | 1/O |
| 75 | NC | I/O | I/O | 111 | 1/0 | 1/0 | I/O |
| 76 | PRB, I/O | PRB, I/O | PRB, I/O | 112 | 1/0 | 1/O | I/O |
| 77 | GND | GND | GND | 113 | 1/O | I/O | I/O |
| 78 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | 114 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 79 | GND | GND | GND | 115 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 80 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | 116 | NC | I/O | I/O |
| 81 | I/O | I/O | I/O | 117 | 1/O | 1/0 | I/O |
| 82 | HCLK | HCLK | HCLK | 118 | I/O | I/O | I/O |
| 83 | I/O | I/O | I/O | 119 | NC | I/O | 1/0 |
| 84 | I/O | I/O | I/O | 120 | I/O | I/O | I/O |
| 85 | NC | I/O | I/O | 121 | I/O | I/O | I/O |
| 86 | I/O | 1/0 | I/O | 122 | NC | 1/0 | I/O |
| 87 | I/O | I/O | I/O | 123 | I/O | I/O | I/O |
| 88 | NC | 1/0 | I/O | 124 | I/O | 1/0 | I/O |
| 89 | I/O | I/O | I/O | 125 | NC | I/O | 1/0 |
| 90 | I/O | I/O | I/O | 126 | I/O | I/O | I/O |
| 91 | NC | I/O | I/O | 127 | I/O | I/O | I/O |
| 92 | I/O | 1/0 | I/O | 128 | I/O | I/O | I/O |
| 93 | I/O | 1/0 | I/O | 129 | GND | GND | GND |
| 94 | NC | I/O | I/O | 130 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 95 | I/O | I/O | I/O | 131 | GND | GND | GND |
| 96 | I/O | 1/0 | I/O | 132 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 97 | NC | I/O | I/O | 133 | I/O | I/O | I/O |
| 98 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 134 | I/O | I/O | 1/O |
| 99 | I/O | I/O | I/O | 135 | NC | I/O | 1/0 |
| 100 | I/O | I/O | I/O | 136 | I/O | I/O | I/O |
| 101 | 1/0 | 1/0 | I/O | 137 | I/O | I/O | I/O |
| 102 | 1/0 | 1/0 | I/O | 138 | NC | 1/0 | 1/0 |
| 103 | TDO, I/O | TDO, I/O | TDO, I/O | 139 | I/O | I/O | I/O |
| 104 | I/O | I/O | I/O | 140 | I/O | I/O | I/O |
| 105 | GND | GND | GND | 141 | NC | 1/0 | I/O |
| 106 | NC | I/O | I/O | 142 | I/O | I/O | I/O |
| 107 | I/O | I/O | I/O | 143 | NC | I/O | 1/0 |
| 108 | NC | I/O | 1/O | 144 | I/O | I/O | I/O |

Note: * Note that Pin 65 in the A54SX32—PQ208 is a no connect (NC).

| 208-Pin PQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16, A54SX16P Function | A54SX32 Function |
| 145 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 146 | GND | GND | GND |
| 147 | //O | //O | //O |
| 148 | $\mathrm{V}_{\text {cl }}$ | $\mathrm{V}_{\text {Cl }}$ | $\mathrm{V}_{\mathrm{ClI}}$ |
| 149 | //O | //O | //O |
| 150 | 1/0 | //0 | //0 |
| 151 | 1/0 | //0 | //0 |
| 152 | 1/0 | //0 | //O |
| 153 | 1/0 | //0 | //0 |
| 154 | //O | 1/0 | 1/0 |
| 155 | NC | 1/0 | //O |
| 156 | NC | 1/0 | //O |
| 157 | GND | GND | GND |
| 158 | I/O | //O | //O |
| 159 | 1/0 | //0 | //0 |
| 160 | I/O | 1/0 | 1/0 |
| 161 | 1/0 | 1/0 | 1/0 |
| 162 | 1/0 | //0 | //0 |
| 163 | 1/0 | I/O | //O |
| 164 | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{ClI}}$ |
| 165 | //O | I/O | I/O |
| 166 | I/O | 1/0 | 1/0 |
| 167 | NC | 1/0 | 1/0 |
| 168 | I/O | 1/0 | //0 |
| 169 | I/O | 1/0 | //0 |
| 170 | NC | 1/0 | 1/0 |
| 171 | I/O | I/O | I/O |
| 172 | I/O | 1/0 | 1/0 |
| 173 | NC | 1/0 | //0 |
| 174 | I/O | I/O | I/O |
| 175 | 1/0 | 1/0 | 1/0 |
| 176 | NC | 1/0 | //0 |
| 177 | 1/0 | I/O | 1/0 |
| 178 | 1/0 | 1/0 | 1/0 |
| 179 | 1/0 | 1/0 | 1/0 |
| 180 | CLKA | CLKA | CLKA |


| 208-Pin PQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | $\begin{gathered} \text { A54SX16, } \\ \text { A54SX16P } \\ \text { Function } \end{gathered}$ | A54SX32 <br> Function |
| 181 | CLKB | CLKB | CLKB |
| 182 | $V_{\text {CCR }}$ | $V_{\text {CCR }}$ | $V_{\text {CCR }}$ |
| 183 | GND | GND | GND |
| 184 | $V_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 185 | GND | GND | GND |
| 186 | PRA, I/O | PRA, I/O | PRA, I/O |
| 187 | I/O | I/O | I/O |
| 188 | I/O | I/O | I/O |
| 189 | NC | 1/O | 1/O |
| 190 | I/O | 1/O | I/O |
| 191 | I/O | I/O | I/O |
| 192 | NC | I/O | I/O |
| 193 | I/O | I/O | I/O |
| 194 | I/O | I/O | I/O |
| 195 | NC | I/O | I/O |
| 196 | I/O | I/O | I/O |
| 197 | I/O | I/O | I/O |
| 198 | NC | 1/0 | I/O |
| 199 | I/O | I/O | I/O |
| 200 | I/O | I/O | I/O |
| 201 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 202 | NC | I/O | I/O |
| 203 | NC | 1/O | I/O |
| 204 | I/O | I/O | I/O |
| 205 | NC | I/O | I/O |
| 206 | I/O | I/O | I/O |
| 207 | I/O | I/O | I/O |
| 208 | TCK, I/O | TCK, I/O | TCK, I/O |

Note: * Note that Pin 65 in the A54SX32-PQ208 is a no connect (NC).

## 144-Pin TQFP



Figure 2-3 • 144-Pin TQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 144-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16P Function | A54SX32 <br> Function |
| 1 | GND | GND | GND |
| 2 | TDI, I/O | TDI, I/O | TDI, I/O |
| 3 | I/O | I/O | I/O |
| 4 | I/O | I/O | 1/O |
| 5 | I/O | I/O | I/O |
| 6 | I/O | I/O | I/O |
| 7 | I/O | I/O | I/O |
| 8 | I/O | I/O | I/O |
| 9 | TMS | TMS | TMS |
| 10 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 11 | GND | GND | GND |
| 12 | I/O | I/O | I/O |
| 13 | I/O | I/O | I/O |
| 14 | I/O | I/O | I/O |
| 15 | I/O | I/O | I/O |
| 16 | I/O | I/O | I/O |
| 17 | I/O | I/O | I/O |
| 18 | I/O | I/O | I/O |
| 19 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 20 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 21 | I/O | I/O | I/O |
| 22 | I/O | 1/O | I/O |
| 23 | I/O | 1/0 | 1/0 |
| 24 | I/O | I/O | I/O |
| 25 | I/O | 1/0 | 1/0 |
| 26 | I/O | I/O | I/O |
| 27 | I/O | I/O | I/O |
| 28 | GND | GND | GND |
| 29 | $\mathrm{V}_{\text {ClI }}$ | $\mathrm{V}_{\text {CCI }}$ | $\mathrm{V}_{\text {CCI }}$ |
| 30 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 31 | I/O | I/O | I/O |
| 32 | 1/0 | 1/0 | I/O |
| 33 | I/O | I/O | I/O |
| 34 | I/O | I/O | I/O |
| 35 | I/O | I/O | I/O |
| 36 | GND | GND | GND |


| 144-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16P Function | A54SX32 <br> Function |
| 37 | I/O | I/O | I/O |
| 38 | I/O | I/O | I/O |
| 39 | I/O | I/O | I/O |
| 40 | I/O | I/O | I/O |
| 41 | I/O | I/O | I/O |
| 42 | I/O | I/O | I/O |
| 43 | I/O | I/O | I/O |
| 44 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 45 | I/O | I/O | I/O |
| 46 | I/O | I/O | I/O |
| 47 | I/O | I/O | I/O |
| 48 | I/O | I/O | I/O |
| 49 | I/O | I/O | I/O |
| 50 | I/O | I/O | I/O |
| 51 | 1/0 | I/O | I/O |
| 52 | I/O | I/O | I/O |
| 53 | I/O | I/O | I/O |
| 54 | PRB, I/O | PRB, I/O | PRB, I/O |
| 55 | I/O | I/O | I/O |
| 56 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 57 | GND | GND | GND |
| 58 | $\mathrm{V}_{\mathrm{CCR}}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 59 | I/O | I/O | I/O |
| 60 | HCLK | HCLK | HCLK |
| 61 | I/O | I/O | I/O |
| 62 | I/O | I/O | I/O |
| 63 | I/O | I/O | I/O |
| 64 | I/O | I/O | I/O |
| 65 | I/O | I/O | I/O |
| 66 | I/O | I/O | 1/O |
| 67 | I/O | I/O | I/O |
| 68 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 69 | I/O | I/O | I/O |
| 70 | I/O | I/O | I/O |
| 71 | TDO, I/O | TDO, I/O | TDO, I/O |
| 72 | I/O | I/O | I/O |


| 144-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16P Function | A54SX32 <br> Function |
| 73 | GND | GND | GND |
| 74 | I/O | I/O | I/O |
| 75 | I/O | I/O | I/O |
| 76 | I/O | I/O | I/O |
| 77 | I/O | I/O | I/O |
| 78 | I/O | I/O | I/O |
| 79 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 80 | $\mathrm{V}_{\text {CCI }}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\text {CCI }}$ |
| 81 | GND | GND | GND |
| 82 | I/O | I/O | I/O |
| 83 | I/O | I/O | I/O |
| 84 | I/O | I/O | I/O |
| 85 | I/O | 1/0 | I/O |
| 86 | I/O | I/O | I/O |
| 87 | I/O | I/O | I/O |
| 88 | I/O | I/O | I/O |
| 89 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 90 | $V_{\text {CCR }}$ | $V_{\text {CCR }}$ | $V_{\text {CCR }}$ |
| 91 | I/O | I/O | I/O |
| 92 | I/O | I/O | I/O |
| 93 | I/O | I/O | I/O |
| 94 | I/O | 1/0 | 1/O |
| 95 | I/O | I/O | 1/0 |
| 96 | I/O | I/O | I/O |
| 97 | I/O | 1/O | I/O |
| 98 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 99 | GND | GND | GND |
| 100 | I/O | I/O | I/O |
| 101 | GND | GND | GND |
| 102 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 103 | I/O | I/O | I/O |
| 104 | I/O | I/O | I/O |
| 105 | I/O | I/O | 1/O |
| 106 | I/O | I/O | I/O |
| 107 | I/O | I/O | I/O |
| 108 | I/O | 1/0 | 1/O |


| 144-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16P Function | A54SX32 <br> Function |
| 109 | GND | GND | GND |
| 110 | I/O | I/O | I/O |
| 111 | I/O | I/O | I/O |
| 112 | I/O | I/O | I/O |
| 113 | I/O | 1/0 | I/O |
| 114 | I/O | 1/0 | I/O |
| 115 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 116 | I/O | I/O | I/O |
| 117 | I/O | I/O | I/O |
| 118 | 1/0 | 1/O | I/O |
| 119 | I/O | I/O | I/O |
| 120 | I/O | I/O | I/O |
| 121 | I/O | 1/0 | I/O |
| 122 | I/O | I/O | I/O |
| 123 | 1/0 | 1/O | I/O |
| 124 | I/O | I/O | I/O |
| 125 | CLKA | CLKA | CLKA |
| 126 | CLKB | CLKB | CLKB |
| 127 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 128 | GND | GND | GND |
| 129 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 130 | I/O | I/O | I/O |
| 131 | PRA, I/O | PRA, I/O | PRA, I/O |
| 132 | I/O | I/O | I/O |
| 133 | 1/O | 1/0 | I/O |
| 134 | I/O | I/O | 1/O |
| 135 | I/O | I/O | I/O |
| 136 | 1/0 | 1/0 | 1/O |
| 137 | I/O | I/O | 1/O |
| 138 | 1/O | 1/0 | 1/O |
| 139 | I/O | I/O | 1/O |
| 140 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 141 | I/O | I/O | I/O |
| 142 | I/O | I/O | I/O |
| 143 | I/O | 1/O | 1/O |
| 144 | TCK, I/O | TCK, I/O | TCK, I/O |

## 176-Pin TQFP



Figure 2-4 • 176-Pin TQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

54SX Family FPGAs

| 176-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16, A54SX16P Function | A54SX32 Function |
| 1 | GND | GND | GND |
| 2 | TDI, //O | TDI, I/O | TDI, //O |
| 3 | NC | //O | I/O |
| 4 | //O | 1/0 | 1/0 |
| 5 | //O | 1/0 | 1/0 |
| 6 | //0 | I/O | 1/0 |
| 7 | //0 | 1/0 | 1/0 |
| 8 | //O | I/O | I/O |
| 9 | //O | //O | //O |
| 10 | TMS | TMS | TMS |
| 11 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 12 | NC | I/O | 1/0 |
| 13 | 1/0 | I/O | 1/0 |
| 14 | //O | 1/0 | 1/0 |
| 15 | I/O | 1/0 | 1/0 |
| 16 | I/O | 1/0 | 1/0 |
| 17 | I/O | 1/0 | 1/0 |
| 18 | 1/0 | 1/0 | 1/0 |
| 19 | 1/0 | 1/0 | 1/0 |
| 20 | I/O | 1/0 | 1/0 |
| 21 | GND | GND | GND |
| 22 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 23 | GND | GND | GND |
| 24 | I/O | I/O | 1/0 |
| 25 | I/0 | 1/0 | 1/0 |
| 26 | 1/0 | 1/0 | 1/0 |
| 27 | 1/0 | 1/0 | 1/0 |
| 28 | 1/0 | 1/0 | 1/0 |
| 29 | I/0 | 1/0 | 1/0 |
| 30 | 1/0 | 1/0 | 1/0 |
| 31 | I/O | I/O | I/O |
| 32 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\text {CCI }}$ | $\mathrm{V}_{\text {CCI }}$ |
| 33 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {cCA }}$ | $\mathrm{V}_{\text {cCA }}$ |
| 34 | I/O | I/O | I/O |


| 176-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16, A54SX16P Function | A54SX32 <br> Function |
| 35 | I/O | I/O | 1/0 |
| 36 | //0 | //0 | I/O |
| 37 | 1/0 | 1/0 | //0 |
| 38 | 1/0 | 1/0 | //0 |
| 39 | I/O | 1/0 | 1/0 |
| 40 | NC | I/O | 1/0 |
| 41 | I/O | 1/0 | //0 |
| 42 | NC | I/O | I/O |
| 43 | //O | //O | //O |
| 44 | GND | GND | GND |
| 45 | I/O | 1/0 | //O |
| 46 | 1/0 | 1/0 | //0 |
| 47 | 1/0 | 1/0 | 1/0 |
| 48 | 1/0 | 1/0 | 1/0 |
| 49 | 1/0 | 1/0 | 1/0 |
| 50 | 1/0 | 1/0 | //0 |
| 51 | I/O | I/O | I/O |
| 52 | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 53 | 1/0 | 1/0 | //0 |
| 54 | NC | 1/0 | 1/0 |
| 55 | 1/0 | 1/0 | //0 |
| 56 | I/O | 1/0 | // |
| 57 | NC | 1/0 | 1/0 |
| 58 | I/O | 1/0 | 1/0 |
| 59 | 1/0 | 1/0 | 1/0 |
| 60 | 1/0 | 1/0 | I/0 |
| 61 | 1/0 | 1/0 | //0 |
| 62 | 1/0 | 1/0 | //0 |
| 63 | //0 | 1/0 | // |
| 64 | PRB, //O | PRB, //O | PRB, //O |
| 65 | GND | GND | GND |
| 66 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 67 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 68 | 1/0 | 1/0 | //O |


| 176-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | $\begin{aligned} & \text { A54SX16, } \\ & \text { A54SX16P } \\ & \text { Function } \end{aligned}$ | A54SX32 Function |
| 69 | HCLK | HCLK | HCLK |
| 70 | I/O | I/O | I/O |
| 71 | 1/0 | 1/0 | 1/0 |
| 72 | 1/0 | I/O | 1/0 |
| 73 | 1/0 | //O | //O |
| 74 | 1/0 | I/O | 1/0 |
| 75 | 1/0 | 1/0 | 1/0 |
| 76 | 1/0 | 1/0 | 1/0 |
| 77 | 1/0 | I/O | 1/0 |
| 78 | I/O | I/O | 1/0 |
| 79 | NC | I/O | 1/0 |
| 80 | //O | //0 | I/O |
| 81 | NC | //0 | I/O |
| 82 | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 83 | 1/0 | I/O | I/O |
| 84 | 1/0 | 1/0 | 1/0 |
| 85 | 1/0 | I/O | 1/0 |
| 86 | 1/0 | 1/0 | 1/0 |
| 87 | TDO, I/O | TDO, I/O | TDO, //O |
| 88 | I/O | I/O | I/O |
| 89 | GND | GND | GND |
| 90 | NC | I/O | I/O |
| 91 | NC | 1/0 | 1/0 |
| 92 | I/O | 1/0 | 1/0 |
| 93 | 1/0 | 1/0 | 1/0 |
| 94 | 1/0 | 1/0 | I/O |
| 95 | 1/0 | I/O | 1/0 |
| 96 | 1/0 | 1/0 | 1/0 |
| 97 | I/O | I/O | I/O |
| 98 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 99 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 100 | I/O | I/0 | 1/0 |
| 101 | 1/0 | 1/0 | 1/0 |
| 102 | 1/0 | //O | 1/0 |


| 176-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16, A54SX16P Function | A54SX32 Function |
| 103 | I/O | I/O | I/O |
| 104 | //0 | 1/0 | //0 |
| 105 | //O | I/O | //O |
| 106 | //O | //O | //O |
| 107 | //O | I/O | //O |
| 108 | GND | GND | GND |
| 109 | $V_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $V_{\text {CCA }}$ |
| 110 | GND | GND | GND |
| 111 | I/O | I/O | I/O |
| 112 | //O | //O | //O |
| 113 | //O | //O | //O |
| 114 | //O | //O | //O |
| 115 | //O | I/O | //O |
| 116 | //0 | //O | //0 |
| 117 | I/O | I/O | //O |
| 118 | NC | //0 | //0 |
| 119 | I/O | I/O | //O |
| 120 | NC | I/O | 1/0 |
| 121 | NC | 1/0 | I/O |
| 122 | $V_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 123 | GND | GND | GND |
| 124 | $\mathrm{V}_{\text {ClI }}$ | $\mathrm{V}_{\text {ClI }}$ | $\mathrm{V}_{\text {ClI }}$ |
| 125 | I/O | I/O | I/O |
| 126 | I/O | 1/0 | //0 |
| 127 | I/O | 1/0 | //0 |
| 128 | I/O | 1/0 | //0 |
| 129 | I/O | 1/0 | I/O |
| 130 | I/O | 1/0 | //0 |
| 131 | NC | I/O | I/O |
| 132 | NC | //O | //O |
| 133 | GND | GND | GND |
| 134 | I/O | I/O | I/O |
| 135 | I/O | I/0 | //0 |
| 136 | //0 | 1/0 | //0 |


| 176-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16, A54SX16P Function | A54SX32 Function |
| 137 | //O | I/O | 1/0 |
| 138 | //0 | 1/0 | 1/0 |
| 139 | I/O | I/O | I/O |
| 140 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\text {clı }}$ | $\mathrm{V}_{\mathrm{ClI}}$ |
| 141 | //O | //O | I/O |
| 142 | //0 | //0 | 1/0 |
| 143 | //O | //O | //O |
| 144 | //O | //O | 1/0 |
| 145 | //0 | //0 | 1/0 |
| 146 | I/O | //0 | 1/0 |
| 147 | I/O | //0 | 1/0 |
| 148 | I/O | //0 | 1/0 |
| 149 | I/O | I/O | I/0 |
| 150 | I/O | I/O | 1/0 |
| 151 | I/O | I/O | I/O |
| 152 | CLKA | CLKA | CLKA |
| 153 | CLKB | CLKB | CLKB |
| 154 | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 155 | GND | GND | GND |
| 156 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |


| 176-Pin TQFP |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | A54SX16, A54SX16P Function | A54SX32 Function |
| 157 | PRA, //O | PRA, //O | PRA, //O |
| 158 | I/O | I/O | //O |
| 159 | 1/0 | 1/0 | //0 |
| 160 | //0 | 1/0 | 1/0 |
| 161 | I/O | //0 | //O |
| 162 | //0 | 1/0 | 1/0 |
| 163 | 1/0 | 1/0 | //0 |
| 164 | 1/0 | 1/0 | //0 |
| 165 | //0 | //0 | //O |
| 166 | //O | //0 | //O |
| 167 | 1/0 | 1/0 | //0 |
| 168 | NC | //O | //O |
| 169 | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\text {ClI }}$ | $\mathrm{V}_{\mathrm{ClI}}$ |
| 170 | I/O | I/O | //O |
| 171 | NC | 1/0 | 1/0 |
| 172 | NC | 1/0 | 1/0 |
| 173 | NC | 1/0 | 1/0 |
| 174 | 1/0 | 1/0 | //O |
| 175 | I/O | I/O | //O |
| 176 | TCK, I/O | TCK, I/O | TCK, //O |



Figure 2-5 • 100-Pin VQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 100-Pin VQFP |  |  | 100-Pin VQFP |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | $\begin{aligned} & \text { A54SX16, } \\ & \text { A54SX16P } \\ & \text { Function } \end{aligned}$ | Pin Number | A54SX08 Function | $\begin{aligned} & \text { A54SX16, } \\ & \text { A54SX16P } \\ & \text { Function } \end{aligned}$ |
| 1 | GND | GND | 35 | $V_{\text {CCA }}$ | $V_{\text {CCA }}$ |
| 2 | TDI, I/O | TDI, //O | 36 | GND | GND |
| 3 | //O | I/O | 37 | $V_{\text {CCR }}$ | $\mathrm{V}_{\text {CCR }}$ |
| 4 | I/O | I/O | 38 | I/O | I/O |
| 5 | //O | I/O | 39 | HCLK | HCLK |
| 6 | 1/0 | 1/0 | 40 | //O | 1/0 |
| 7 | TMS | TMS | 41 | 1/0 | 1/0 |
| 8 | $\mathrm{V}_{\text {ClI }}$ | $\mathrm{V}_{\text {ClI }}$ | 42 | //O | //0 |
| 9 | GND | GND | 43 | I/O | I/O |
| 10 | //0 | I/O | 44 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 11 | I/O | I/O | 45 | I/O | 1/0 |
| 12 | 1/0 | 1/0 | 46 | 1/0 | 1/0 |
| 13 | 1/0 | 1/0 | 47 | //0 | I/0 |
| 14 | //O | I/O | 48 | //O | 1/0 |
| 15 | 1/0 | 1/0 | 49 | TDO, I/O | TDO, I/O |
| 16 | 1/0 | 1/0 | 50 | //O | I/O |
| 17 | 1/0 | 1/0 | 51 | GND | GND |
| 18 | 1/0 | I/O | 52 | I/O | 1/0 |
| 19 | //0 | I/O | 53 | //0 | 1/0 |
| 20 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 54 | //0 | I/0 |
| 21 | I/O | I/O | 55 | //O | 1/0 |
| 22 | 1/0 | 1/0 | 56 | I/O | I/O |
| 23 | //0 | 1/0 | 57 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 24 | 1/0 | 1/0 | 58 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 25 | 1/0 | 1/0 | 59 | 1/0 | I/O |
| 26 | 1/0 | 1/0 | 60 | 1/0 | 1/0 |
| 27 | 1/0 | I/O | 61 | 1/0 | 1/0 |
| 28 | //0 | 1/0 | 62 | //0 | I/O |
| 29 | //0 | 1/0 | 63 | I/0 | I/0 |
| 30 | //0 | I/O | 64 | //0 | 1/0 |
| 31 | //0 | 1/0 | 65 | //0 | 1/0 |
| 32 | //0 | 1/0 | 66 | //0 | 1/0 |
| 33 | 1/0 | 1/0 | 67 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 34 | PRB, //O | PRB, //O | 68 | GND | GND |


| 100-Pin VQFP |  |  |
| :---: | :---: | :---: |
| Pin Number | A54SX08 Function | $\begin{gathered} \text { A54SX16, } \\ \text { A54SX16P } \\ \text { Function } \end{gathered}$ |
| 69 | GND | GND |
| 70 | I/O | I/O |
| 71 | I/O | I/O |
| 72 | I/O | I/O |
| 73 | I/O | I/O |
| 74 | I/O | I/O |
| 75 | I/O | I/O |
| 76 | I/O | I/O |
| 77 | I/O | I/O |
| 78 | I/O | I/O |
| 79 | I/O | I/O |
| 80 | I/O | I/O |
| 81 | I/O | I/O |
| 82 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 83 | I/O | I/O |
| 84 | I/O | I/O |
| 85 | I/O | 1/O |
| 86 | I/O | I/O |
| 87 | CLKA | CLKA |
| 88 | CLKB | CLKB |
| 89 | $V_{\text {CCR }}$ | $V_{\text {CCR }}$ |
| 90 | $\mathrm{V}_{\text {CCA }}$ | $V_{\text {CCA }}$ |
| 91 | GND | GND |
| 92 | PRA, I/O | PRA, I/O |
| 93 | I/O | I/O |
| 94 | I/O | I/O |
| 95 | I/O | I/O |
| 96 | I/O | I/O |
| 97 | I/O | I/O |
| 98 | I/O | I/O |
| 99 | I/O | I/O |
| 100 | TCK, I/O | TCK, I/O |

## 313-Pin PBGA



Figure 2-6 • 313-Pin PBGA (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at
http://www.actel.com/products/rescenter/package/index.html.

| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 <br> Function |
| A1 | GND |
| A3 | NC |
| A5 | I/O |
| A7 | I/O |
| A9 | I/O |
| A11 | I/O |
| A13 | $\mathrm{V}_{\text {CCR }}$ |
| A15 | I/O |
| A17 | I/O |
| A19 | I/O |
| A21 | I/O |
| A23 | NC |
| A25 | GND |
| AA1 | I/O |
| AA3 | I/O |
| AA5 | NC |
| AA7 | I/O |
| AA9 | NC |
| AA11 | I/O |
| AA13 | I/O |
| AA15 | I/O |
| AA17 | I/O |
| AA19 | I/O |
| AA21 | I/O |
| AA23 | NC |
| AA25 | I/O |
| AB2 | NC |
| AB4 | NC |
| AB6 | I/O |
| AB8 | I/O |
| AB10 | I/O |
| AB12 | I/O |
| AB14 | I/O |
| AB16 | I/O |
| AB18 | $\mathrm{V}_{\mathrm{CCI}}$ |
| AB20 | NC |
| AB22 | I/O |
| AB24 | I/O |
| AC1 | I/O |
| AC3 | I/O |


| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 Function |
| AC5 | I/O |
| AC7 | I/O |
| AC9 | I/O |
| AC11 | 1/O |
| AC13 | $\mathrm{V}_{\text {CCR }}$ |
| AC15 | I/O |
| AC17 | I/O |
| AC19 | 1/O |
| AC21 | 1/O |
| AC23 | I/O |
| AC25 | NC |
| AD2 | GND |
| AD4 | I/O |
| AD6 | $\mathrm{V}_{\text {CCI }}$ |
| AD8 | I/O |
| AD10 | I/O |
| AD12 | PRB, I/O |
| AD14 | I/O |
| AD16 | I/O |
| AD18 | I/O |
| AD20 | I/O |
| AD22 | NC |
| AD24 | I/O |
| AE1 | NC |
| AE3 | I/O |
| AE5 | I/O |
| AE7 | I/O |
| AE9 | I/O |
| AE11 | I/O |
| AE13 | $\mathrm{V}_{\text {CCA }}$ |
| AE15 | I/O |
| AE17 | 1/O |
| AE19 | I/O |
| AE21 | I/O |
| AE23 | TDO, I/O |
| AE25 | GND |
| B2 | TCK, I/O |
| B4 | I/O |
| B6 | I/O |
| B8 | I/O |


| 313-Pin PBGA |  |
| :---: | :---: |
| $\begin{gathered} \hline \text { Pin } \\ \text { Number } \end{gathered}$ | A54SX32 Function |
| B10 | I/O |
| B12 | I/O |
| B14 | I/O |
| B16 | I/O |
| B18 | I/O |
| B20 | I/O |
| B22 | I/O |
| B24 | I/O |
| C1 | TDI, I/O |
| C3 | I/O |
| C5 | NC |
| C7 | I/O |
| C9 | I/O |
| C11 | I/O |
| C13 | $\mathrm{V}_{\mathrm{CCI}}$ |
| C15 | I/O |
| C17 | I/O |
| C19 | $\mathrm{V}_{\mathrm{CCI}}$ |
| C21 | I/O |
| C23 | I/O |
| C25 | NC |
| D2 | I/O |
| D4 | NC |
| D6 | I/O |
| D8 | 1/O |
| D10 | 1/O |
| D12 | I/O |
| D14 | I/O |
| D16 | I/O |
| D18 | I/O |
| D20 | I/O |
| D22 | I/O |
| D24 | NC |
| E1 | I/O |
| E3 | NC |
| E5 | I/O |
| E7 | I/O |
| E9 | I/O |
| E11 | I/O |
| E13 | $\mathrm{V}_{\text {CCA }}$ |


| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 <br> Function |
| E15 | I/O |
| E17 | I/O |
| E19 | I/O |
| E21 | I/O |
| E23 | I/O |
| E25 | I/O |
| F2 | I/O |
| F4 | I/O |
| F6 | NC |
| F8 | I/O |
| F10 | NC |
| F12 | I/O |
| F14 | I/O |
| F16 | NC |
| F18 | I/O |
| F20 | I/O |
| F22 | I/O |
| F24 | I/O |
| G1 | I/O |
| G3 | TMS |
| G5 | I/O |
| G7 | I/O |
| G9 | $\mathrm{V}_{\mathrm{CCI}}$ |
| G11 | I/O |
| G13 | CLKB |
| G15 | I/O |
| G17 | I/O |
| G19 | I/O |
| G21 | I/O |
| G23 | I/O |
| G25 | I/O |
| H2 | I/O |
| H4 | I/O |
| H6 | I/O |
| H8 | I/O |
| H10 | I/O |
| H12 | PRA, I/O |
| H14 | I/O |
| H16 | I/O |
| H18 | NC |


| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 <br> Function |
| H20 | I/O |
| H22 | $\mathrm{V}_{\mathrm{CCI}}$ |
| H24 | I/O |
| J1 | I/O |
| J3 | I/O |
| J5 | I/O |
| J7 | NC |
| J9 | I/O |
| $J 11$ | I/O |
| $J 13$ | CLKA |
| J15 | I/O |
| J17 | I/O |
| J19 | I/O |
| J21 | GND |
| J23 | I/O |
| J25 | I/O |
| K2 | I/O |
| K4 | I/O |
| K6 | I/O |
| K8 | $\mathrm{V}_{\mathrm{CCI}}$ |
| K10 | I/O |
| K12 | I/O |
| K14 | I/O |
| K16 | I/O |
| K18 | I/O |
| K20 | $\mathrm{V}_{\text {CCA }}$ |
| K22 | I/O |
| K24 | I/O |
| L1 | I/O |
| L3 | I/O |
| L5 | I/O |
| L7 | I/O |
| L9 | I/O |
| L11 | I/O |
| L13 | GND |
| L15 | I/O |
| L17 | 1/0 |
| L19 | I/O |
| L21 | 1/0 |
| L23 | I/O |


| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 <br> Function |
| L25 | I/O |
| M2 | I/O |
| M4 | I/O |
| M6 | I/O |
| M8 | I/O |
| M10 | I/O |
| M12 | GND |
| M14 | GND |
| M16 | $\mathrm{V}_{\mathrm{CCI}}$ |
| M18 | I/O |
| M20 | I/O |
| M22 | I/O |
| M24 | I/O |
| N1 | I/O |
| N3 | $\mathrm{V}_{\text {CCA }}$ |
| N5 | $\mathrm{V}_{\text {CCR }}$ |
| N7 | I/O |
| N9 | $\mathrm{V}_{\mathrm{CCI}}$ |
| N11 | GND |
| N13 | GND |
| N15 | GND |
| N17 | I/O |
| N19 | I/O |
| N21 | I/O |
| N23 | $\mathrm{V}_{\text {CCR }}$ |
| N25 | $\mathrm{V}_{\text {CCA }}$ |
| P2 | I/O |
| P4 | I/O |
| P6 | I/O |
| P8 | I/O |
| P10 | I/O |
| P12 | GND |
| P14 | GND |
| P16 | I/O |
| P18 | I/O |
| P20 | NC |
| P22 | I/O |
| P24 | I/O |
| R1 | I/O |
| R3 | 1/0 |


| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 Function |
| R5 | I/O |
| R7 | I/O |
| R9 | I/O |
| R11 | I/O |
| R13 | GND |
| R15 | I/O |
| R17 | 1/O |
| R19 | 1/0 |
| R21 | 1/O |
| R23 | 1/O |
| R25 | I/O |
| T2 | I/O |
| T4 | I/O |
| T6 | I/O |
| T8 | I/O |
| T10 | I/O |
| T12 | I/O |
| T14 | HCLK |
| T16 | I/O |
| T18 | I/O |
| T20 | I/O |
| T22 | I/O |
| T24 | I/O |
| U1 | I/O |
| U3 | I/O |
| U5 | $\mathrm{V}_{\mathrm{CCI}}$ |
| U7 | I/O |
| U9 | I/O |
| U11 | I/O |
| U13 | I/O |
| U15 | 1/O |
| U17 | I/O |
| U19 | I/O |
| U21 | I/O |
| U23 | I/O |
| U25 | I/O |
| V2 | $\mathrm{V}_{\text {CCA }}$ |
| V4 | I/O |
| V6 | I/O |
| V8 | I/O |


| 313-Pin PBGA |  |
| :---: | :---: |
| Pin Number | A54SX32 <br> Function |
| V10 | I/O |
| V12 | I/O |
| V14 | I/O |
| V16 | NC |
| V18 | I/O |
| V20 | I/O |
| V22 | $\mathrm{V}_{\text {CCA }}$ |
| V24 | $\mathrm{V}_{\text {CCI }}$ |
| W1 | I/O |
| W3 | I/O |
| W5 | I/O |
| W7 | NC |
| W9 | I/O |
| W11 | I/O |
| W13 | $\mathrm{V}_{\text {CCI }}$ |
| W15 | I/O |
| W17 | I/O |
| W19 | I/O |
| W21 | I/O |
| W23 | I/O |
| W25 | I/O |
| Y2 | I/O |
| Y4 | I/O |
| Y6 | I/O |
| Y8 | I/O |
| Y10 | I/O |
| Y12 | I/O |
| Y14 | I/O |
| Y16 | I/O |
| Y18 | I/O |
| Y20 | NC |
| Y22 | I/O |
| Y24 | NC |

## 329-Pin PBGA

| A | O0000000000000000000000 |
| :---: | :---: |
| в |  |
| c | ○○○○○○○○○○○○○○○○○○○○○○○ |
| D |  |
| E | OOOO OOOO |
| F | OOOO OOOO |
| G | OOOO ○OOO |
| н | OOOO ○○○○ |
| J | ○○OO ○○○○ |
| к | OOOO OOOOO OOOO |
| L | OOOO OOOOO OOOO |
| M | OOOO OOOOO OOOO |
| N | ○OOO OOOOO ○○○○ |
| P | OOOO OOOOO OOOO |
| R | ○OOO ○○○○ |
| T | OOOO ○OOO |
| U | OOOO ○OOO |
| v | OOOO ○○○○ |
| w | OOOO ○○○○ |
| Y | OOOOOOOOOOOOOOOOOOOOOOO |
| AA | ○○○○○○○○○○○○○○○○○○○○○○○ |
| ${ }^{\text {AB }}$ | ○○○○○○○○○○○○○○○○○○○○○○○ |
|  | OOOOOOOOOOOOOOOOOOOOOOO |

Figure 2-7 • 329-Pin PBGA (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 329-Pin PBGA |  | 329-Pin PBGA |  | 329-Pin PBGA |  | 329-Pin PBGA |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX32 <br> Function | Pin Number | A54SX32 <br> Function | Pin Number | A54SX32 <br> Function | Pin Number | A54SX32 Function |
| A1 | GND | AA13 | I/O | AC2 | $\mathrm{V}_{\mathrm{CCI}}$ | B14 | I/O |
| A2 | GND | AA14 | I/O | AC3 | NC | B15 | I/O |
| A3 | $\mathrm{V}_{\mathrm{CCI}}$ | AA15 | I/O | AC4 | I/O | B16 | 1/0 |
| A4 | NC | AA16 | I/O | AC5 | 1/0 | B17 | 1/0 |
| A5 | I/O | AA17 | I/O | AC6 | I/O | B18 | 1/0 |
| A6 | I/O | AA18 | I/O | AC7 | I/O | B19 | I/O |
| A7 | $\mathrm{V}_{\mathrm{CCI}}$ | AA19 | I/O | AC8 | 1/0 | B20 | 1/0 |
| A8 | NC | AA20 | TDO, I/O | AC9 | $\mathrm{V}_{\mathrm{CCI}}$ | B21 | I/O |
| A9 | I/O | AA21 | $\mathrm{V}_{\mathrm{CCI}}$ | AC10 | I/O | B22 | GND |
| A10 | 1/0 | AA22 | I/O | AC11 | 1/0 | B23 | $\mathrm{V}_{\mathrm{CCI}}$ |
| A11 | I/O | AA23 | $\mathrm{V}_{\mathrm{CCI}}$ | AC12 | I/O | C1 | NC |
| A12 | I/O | AB1 | I/O | AC13 | I/O | C2 | TDI, I/O |
| A13 | CLKB | AB2 | GND | AC14 | I/O | C3 | GND |
| A14 | I/O | AB3 | I/O | AC15 | NC | C4 | I/O |
| A15 | I/O | AB4 | I/O | AC16 | I/O | C5 | I/O |
| A16 | I/O | AB5 | I/O | AC17 | I/O | C6 | I/O |
| A17 | I/O | AB6 | I/O | AC18 | I/O | C7 | I/O |
| A18 | I/O | AB7 | I/O | AC19 | 1/O | C8 | 1/O |
| A19 | 1/0 | AB8 | I/O | AC20 | I/O | C9 | 1/0 |
| A20 | I/O | AB9 | I/O | AC21 | NC | C10 | I/O |
| A21 | NC | AB10 | I/O | AC22 | $\mathrm{V}_{\mathrm{CCI}}$ | C11 | I/O |
| A22 | $\mathrm{V}_{\mathrm{CCI}}$ | AB11 | PRB, I/O | AC23 | GND | C12 | I/O |
| A23 | GND | AB12 | I/O | B1 | $\mathrm{V}_{\mathrm{CCI}}$ | C13 | I/O |
| AA1 | $\mathrm{V}_{\mathrm{CCI}}$ | AB13 | HCLK | B2 | GND | C14 | I/O |
| AA2 | I/O | AB14 | I/O | B3 | I/O | C15 | I/O |
| AA3 | GND | AB15 | I/O | B4 | 1/O | C16 | 1/0 |
| AA4 | I/O | AB16 | I/O | B5 | I/O | C17 | I/O |
| AA5 | 1/0 | AB17 | 1/O | B6 | 1/0 | C18 | I/O |
| AA6 | 1/O | AB18 | I/O | B7 | I/O | C19 | I/O |
| AA7 | I/O | AB19 | I/O | B8 | I/O | C20 | I/O |
| AA8 | 1/0 | AB20 | I/O | B9 | I/O | C21 | $\mathrm{V}_{\mathrm{CCI}}$ |
| AA9 | I/O | AB21 | I/O | B10 | I/O | C22 | GND |
| AA10 | I/O | AB22 | GND | B11 | I/O | C23 | NC |
| AA11 | I/O | AB23 | I/O | B12 | PRA, I/O | D1 | I/O |
| AA12 | 1/0 | AC1 | GND | B13 | CLKA | D2 | 1/0 |

54SX Family FPGAs

| 329-Pin PBGA |  | 329-Pin PBGA |  | 329-Pin PBGA |  | 329-Pin PBGA |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX32 <br> Function | Pin Number | A54SX32 <br> Function | Pin Number | A54SX32 <br> Function | Pin Number | A54SX32 <br> Function |
| D3 | I/O | F22 | I/O | K20 | I/O | N11 | GND |
| D4 | TCK, I/O | F23 | I/O | K21 | I/O | N12 | GND |
| D5 | I/O | G1 | I/O | K22 | I/O | N13 | GND |
| D6 | I/O | G2 | I/O | K23 | I/O | N14 | GND |
| D7 | I/O | G3 | I/O | L1 | I/O | N20 | NC |
| D8 | I/O | G4 | I/O | L2 | I/O | N21 | I/O |
| D9 | 1/0 | G20 | 1/O | L3 | 1/0 | N22 | I/O |
| D10 | I/O | G21 | I/O | L4 | $\mathrm{V}_{\text {CCR }}$ | N23 | I/O |
| D11 | $\mathrm{V}_{\text {CCA }}$ | G22 | I/O | L10 | GND | P1 | I/O |
| D12 | $V_{\text {CCR }}$ | G23 | GND | L11 | GND | P2 | 1/0 |
| D13 | I/O | H1 | I/O | L12 | GND | P3 | I/O |
| D14 | I/O | H2 | I/O | L13 | GND | P4 | I/O |
| D15 | I/O | H3 | 1/O | L14 | GND | P10 | GND |
| D16 | I/O | H4 | I/O | L20 | $\mathrm{V}_{\text {CCR }}$ | P11 | GND |
| D17 | I/O | H20 | $\mathrm{V}_{\text {CCA }}$ | L21 | I/O | P12 | GND |
| D18 | I/O | H21 | I/O | L22 | I/O | P13 | GND |
| D19 | I/O | H22 | I/O | L23 | NC | P14 | GND |
| D20 | I/O | H23 | I/O | M1 | I/O | P20 | I/O |
| D21 | 1/0 | J1 | NC | M2 | 1/0 | P21 | 1/0 |
| D22 | I/O | J2 | 1/O | M3 | I/O | P22 | 1/O |
| D23 | 1/O | J3 | I/O | M4 | $\mathrm{V}_{\text {CCA }}$ | P23 | I/O |
| E1 | $\mathrm{V}_{\mathrm{CCI}}$ | J4 | I/O | M10 | GND | R1 | 1/0 |
| E2 | I/O | J20 | I/O | M11 | GND | R2 | 1/O |
| E3 | I/O | J21 | I/O | M12 | GND | R3 | I/O |
| E4 | I/O | J22 | I/O | M13 | GND | R4 | I/O |
| E20 | I/O | J23 | I/O | M14 | GND | R20 | I/O |
| E21 | I/O | K1 | I/O | M20 | $\mathrm{V}_{\text {CCA }}$ | R21 | I/O |
| E22 | I/O | K2 | I/O | M21 | I/O | R22 | I/O |
| E23 | I/O | K3 | I/O | M22 | I/O | R23 | I/O |
| F1 | 1/0 | K4 | I/O | M23 | $\mathrm{V}_{\mathrm{CCI}}$ | T1 | 1/0 |
| F2 | TMS | K10 | GND | N1 | I/O | T2 | I/O |
| F3 | I/O | K11 | GND | N2 | I/O | T3 | I/O |
| F4 | I/O | K12 | GND | N3 | I/O | T4 | I/O |
| F20 | 1/O | K13 | GND | N4 | I/O | T20 | I/O |
| F21 | 1/0 | K14 | GND | N10 | GND | T21 | I/O |


| 329-Pin PBGA |  |
| :---: | :---: |
| Pin <br> Number | A54SX32 <br> Function |
| T 22 | $1 / \mathrm{O}$ |
| T 23 | $\mathrm{I} / \mathrm{O}$ |
| U 1 | $\mathrm{I} / \mathrm{O}$ |
| U 2 | $\mathrm{I} / \mathrm{O}$ |
| U 3 | $\mathrm{~V}_{\mathrm{CCA}}$ |
| U 4 | $\mathrm{I} / \mathrm{O}$ |
| U 20 | $\mathrm{I} / \mathrm{O}$ |
| U 21 | $\mathrm{~V}_{\mathrm{CCA}}$ |
| U 22 | $\mathrm{I} / \mathrm{O}$ |
| U 23 | $\mathrm{I} / \mathrm{O}$ |
| V 1 | $\mathrm{~V}_{\mathrm{CCI}}$ |
| V 2 | $\mathrm{I} / \mathrm{O}$ |
| V 3 | $\mathrm{I} / \mathrm{O}$ |


| 329-Pin PBGA |  |
| :---: | :---: |
| Pin <br> Number | A54SX32 <br> Function |
| V4 | I/O |
| V20 | I/O |
| V21 | I/O |
| V22 | I/O |
| V23 | I/O |
| W1 | I/O |
| W2 | I/O |
| W3 | I/O |
| W4 | I/O |
| W20 | I/O |
| W21 | I/O |
| W22 | I/O |


| 329-Pin PBGA |  |
| :---: | :---: |
| Pin <br> Number | A54SX32 <br> Function |
| W 23 | NC |
| Y 1 | NC |
| Y 2 | $\mathrm{I} / \mathrm{O}$ |
| Y 3 | $\mathrm{I} / \mathrm{O}$ |
| Y 4 | GND |
| Y 5 | $\mathrm{I} / \mathrm{O}$ |
| Y 6 | $\mathrm{I} / \mathrm{O}$ |
| Y 7 | $\mathrm{I} / \mathrm{O}$ |
| Y 8 | $\mathrm{I} / \mathrm{O}$ |
| Y 9 | $\mathrm{I} / \mathrm{O}$ |
| Y 10 | $\mathrm{I} / \mathrm{O}$ |
| Y 11 | $\mathrm{I} / \mathrm{O}$ |


| 329-Pin PBGA |  |
| :---: | :---: |
| Pin <br> Number | A54SX32 <br> Function |
| Y12 | $\mathrm{V}_{\text {CCA }}$ |
| Y 13 | $\mathrm{~V}_{\mathrm{CCR}}$ |
| Y 14 | $\mathrm{I} / \mathrm{O}$ |
| Y 15 | $\mathrm{I} / \mathrm{O}$ |
| Y 16 | $\mathrm{I} / \mathrm{O}$ |
| Y 17 | $\mathrm{I} / \mathrm{O}$ |
| Y 18 | $\mathrm{I} / \mathrm{O}$ |
| Y 19 | $\mathrm{I} / \mathrm{O}$ |
| Y 20 | GND |
| Y 21 | $\mathrm{I} / \mathrm{O}$ |
| Y 22 | $\mathrm{I} / \mathrm{O}$ |
| Y 23 | $\mathrm{I} / \mathrm{O}$ |

$\qquad$

## 144-Pin FBGA



Figure 2-8 • 144-Pin FBGA (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 144-Pin FBGA |  | 144-Pin FBGA |  | 144-Pin FBGA |  | 144-Pin FBGA |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | A54SX08 Function | Pin Number | A54SX08 Function | Pin Number | A54SX08 Function | Pin Number | A54SX08 Function |
| A1 | I/O | D1 | I/O | G1 | I/O | K1 | I/O |
| A2 | I/O | D2 | $\mathrm{V}_{\mathrm{CCI}}$ | G2 | GND | K2 | I/O |
| A3 | 1/O | D3 | TDI, I/O | G3 | I/O | K3 | I/O |
| A4 | I/O | D4 | I/O | G4 | I/O | K4 | I/O |
| A5 | $\mathrm{V}_{\text {CCA }}$ | D5 | 1/0 | G5 | GND | K5 | 1/0 |
| A6 | GND | D6 | 1/O | G6 | GND | K6 | I/O |
| A7 | CLKA | D7 | 1/O | G7 | GND | K7 | GND |
| A8 | I/O | D8 | 1/O | G8 | $\mathrm{V}_{\mathrm{CCI}}$ | K8 | I/O |
| A9 | 1/0 | D9 | 1/O | G9 | I/O | K9 | I/O |
| A10 | I/O | D10 | I/O | G10 | I/O | K10 | GND |
| A11 | I/O | D11 | I/O | G11 | I/O | K11 | I/O |
| A12 | I/O | D12 | I/O | G12 | I/O | K12 | I/O |
| B1 | I/O | E1 | I/O | H1 | I/O | L1 | GND |
| B2 | GND | E2 | I/O | H2 | I/O | L2 | I/O |
| B3 | I/O | E3 | I/O | H3 | I/O | L3 | I/O |
| B4 | I/O | E4 | I/O | H4 | I/O | L4 | I/O |
| B5 | I/O | E5 | TMS | H5 | $\mathrm{V}_{\text {CCA }}$ | L5 | I/O |
| B6 | I/O | E6 | $\mathrm{V}_{\mathrm{CCI}}$ | H6 | $\mathrm{V}_{\text {CCA }}$ | L6 | I/O |
| B7 | CLKB | E7 | $\mathrm{V}_{\text {CCI }}$ | H7 | $\mathrm{V}_{\text {CCI }}$ | L7 | HCLK |
| B8 | I/O | E8 | $\mathrm{V}_{\mathrm{CCI}}$ | H8 | $\mathrm{V}_{\mathrm{CCI}}$ | L8 | I/O |
| B9 | I/O | E9 | $\mathrm{V}_{\text {CCA }}$ | H9 | $\mathrm{V}_{\text {CCA }}$ | L9 | I/O |
| B10 | 1/O | E10 | I/O | H10 | I/O | L10 | I/O |
| B11 | GND | E11 | GND | H11 | I/O | L11 | I/O |
| B12 | I/O | E12 | I/O | H12 | $\mathrm{V}_{\text {CCR }}$ | L12 | I/O |
| C1 | I/O | F1 | I/O | J1 | I/O | M1 | I/O |
| C2 | I/O | F2 | I/O | J2 | I/O | M2 | I/O |
| C3 | TCK, I/O | F3 | $\mathrm{V}_{\text {CCR }}$ | J3 | I/O | M3 | I/O |
| C4 | I/O | F4 | I/O | J4 | 1/O | M4 | I/O |
| C5 | I/O | F5 | GND | J5 | I/O | M5 | I/O |
| C6 | PRA, I/O | F6 | GND | J6 | PRB, I/O | M6 | I/O |
| C7 | I/O | F7 | GND | J7 | I/O | M7 | $\mathrm{V}_{\text {CCA }}$ |
| C8 | I/O | F8 | $\mathrm{V}_{\mathrm{CCI}}$ | J8 | I/O | M8 | I/O |
| C9 | I/O | F9 | I/O | J9 | I/O | M9 | I/O |
| C10 | 1/0 | F10 | GND | J10 | I/O | M10 | I/O |
| C11 | 1/O | F11 | I/O | $J 11$ | I/O | M11 | TDO, I/O |
| C12 | 1/O | F12 | I/O | J12 | $\mathrm{V}_{\text {CCA }}$ | M12 | I/O |

## Datasheet Information

## List of Changes

The following table lists critical changes that were made in the current version of the document.

| Previous Version | Changes in Current Version (v3.2) | Page |
| :---: | :--- | :---: |
| v3.1 <br> (June 2003) | The "Ordering Information" was updated to include RoHS information. | $1-\mathrm{ii}$ |
|  | The Product Plan was removed since all products have been released. | $\mathrm{N} / \mathrm{A}$ |
|  | Information concerning the TRST pin in the "Probe Circuit Control Pins" section was removed. | $1-6$ |
|  | The "Dedicated Test Mode" section is new. | $1-6$ |
|  | The "Programming" section is new. | $1-7$ |
|  | A note was added to the "Power-Up Sequencing" table. | $1-15$ |
|  | A note was added to the "Power-Down Sequencing" table. The 3.3 V comments were updated for the <br> following devices: A54SX08, A54SX16, A54SX32. | $1-15$ |
|  | U11 and U13 were added to the "313-Pin PBGA" table. | $2-17$ |
| v3.0.1 | Storage temperature in Table 1-3 was updated. | $1-7$ |
|  | Table 1-1 was updated. |  |

## Datasheet Categories

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," "Production," and "Datasheet Supplement." The definitions of these categories are as follows:

## Product Brief

The product brief is a summarized version of a datasheet (advanced or production) containing general product information. This brief gives an overview of specific device and family information.

## Advanced

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

## Unmarked (production)

This datasheet version contains information that is considered to be final.

## Datasheet Supplement

The datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. The supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications that do not differ between the two families.

## International Traffic in Arms Regulations (ITAR) and Export Administration Regulations (EAR)

The products described in this datasheet are subject to the International Traffic in Arms Regulations (ITAR) or the Export Administration Regulations (EAR). They may require an approved export license prior to their export. An export can include a release or disclosure to a foreign national inside or outside the United States.

Actel and the Actel logo are registered trademarks of Actel Corporation.
All other trademarks are the property of their owners.

www.actel.com

2061 Stierlin Court Mountain View, CA 94043-4655 USA
Phone 650.318.4200
Fax 650.318.4600

Actel Europe Ltd.

Dunlop House, Riverside Way Camberley, Surrey GU15 3YL United Kingdom
Phone +44 (0) 1276401450
Fax +44 (0) 1276401490

Actel Japan
www.jp.actel.com
EXOS Ebisu Bldg. 4F
1-24-14 Ebisu Shibuya-ku Tokyo 150 Japan
Phone +81.03.3445.7671
Fax +81.03.3445.7668

Actel Hong Kong
www.actel.com.cn
Suite 2114, Two Pacific Place
88 Queensway, Admiralty Hong Kong
Phone +852 21856460
Fax +85221856488

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:


