## AUDIO MODULATED MATRIX LED DRIVER #### December 2011 #### **GENERAL DESCRIPTION** IS31FL3728 is a general purpose 8×8 LED matrix driver which features an audio frequency equalizer (EQ) mode or a general LED dot matrix display mode. The general LED matrix display defaults to an 8×8 configuration, however, it can be configured for a 5×11, 6×10, 7×9 dot matrix display. The matrix picture brightness can be modulated by audio. In either the audio EQ mode or matrix display mode, the array is internally scanned, and requires only one-time programming, thus eliminating the need for real time system resource utilization. It programs the LED array through I2C interface. In the general purpose display mode, each dot of the LED array is independently programmed on or off over time. In the audio EQ mode, the X axis (column) represents the frequency bands while the Y axis (row) represents the strength of the input audio signal in each band. The number of LEDs lit in a column is proportional to the strength of the audio signal in the corresponding band in a thermometer-coded manner. IS31FL3728 is available in 24-pin QFN (4mm × 4mm). It operates from 2.7V to 5.5V over the temperature range of -40°C to +85°C. #### **FEATURES** - 5~8 current source outputs for row control - 8~11 outputs for column scan control - Programmable 8×8, 7×9, 6×10, 5×11 matrix - One-time programming, internal scan - Full scale LED current controlled by internal register setting or audio signal - Audio frequency EQ display with programmable input gain - LED matrix brightness can be modulated with audio Signal - One address pin with 4 logic levels to allow four I2C slave addresses - I2C interface - 2.7V to 5.5V supply - Over-temperature protection - QFN-24 (4mm × 4mm) package #### **APPLICATIONS** - Mobile phones and other hand-held devices for LED displays. - Audio frequency equalizer display #### TYPICAL APPLICATION CIRCUIT Figure 1 Typical Application Circuit # IS31FL3728 # **PIN CONFIGURATION** | Package | Pin Configuration (Top View) | | | |---------|-------------------------------------------|--|--| | QFN-24 | SDA 1 0 0 0 0 0 0 0 0 0 | | | #### **PIN DESCRIPTION** | No. | Pin | Description | | |-------------|-----------------------|----------------------------------------|--| | 1 | SDA | Serial data. | | | 2 | SCL | Serial clock. | | | 3 | SDB | Shutdown the chip when pull to low. | | | 4 | IN | Audio input. | | | 5 | C_FILT | Low pass filter cap for audio control. | | | 6 | AD | I2C Address setting. | | | 7~10, 12 | R1~R5 | Current source outputs. | | | 11 | VCC | Power supply. | | | 13~15 | R6/C11, R7/C10, R8/C9 | CMOS outputs. | | | 16~19,21~24 | C8~C1 | Current sink outputs. | | | 20 | GND | Ground. | | | | Thermal Pad | Connect to GND. | | Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances # **ORDERING INFORMATION** Industrial Range: -40°C to +85°C | Order Part No. | Package | QTY/Reel | | |---------------------|-------------------|----------|--| | IS31FL3728-QFLS2-TR | QFN-24, Lead-free | 2500 | | # IS31FL3728 # **ABSOLUTE MAXIMUM RATINGS** | Supply voltage, V <sub>CC</sub> | -0.3V ~ +6.0V | |-------------------------------------------------|----------------------------| | Voltage at any input pin | $-0.3V \sim V_{CC} + 0.3V$ | | Maximum junction temperature, T <sub>JMAX</sub> | 150°C | | Storage temperature range, T <sub>STG</sub> | −65°C ~ +150°C | | Operating temperature range, T <sub>A</sub> | −40°C ~ +85°C | #### Note: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $T_A$ = -40°C ~ +85°C, unless otherwise noted. Typical value are $T_A$ = +25°C. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------------------|------|------| | V <sub>CC</sub> | Supply voltage | | 2.7 | | 5.5 | V | | I <sub>CC</sub> | Quiescent power supply current | $V_{IN}$ = 0V, register CD1:CD11 = 0<br>dot matrix display mode without<br>audio modulation | | 4.1 | 5.0 | mA | | | | V <sub>SDB</sub> = 0V | | 0.2 | 1.0 | μΑ | | I <sub>SD</sub> | Shutdown current | V <sub>SDB</sub> = 5V<br>Software Shutdown | | 1.7 | 3.0 | μΑ | | | | Dot matrix display mode without audio modulation | | 42.8<br>(Note 1) | | mA | | I <sub>OUT</sub> | Output current of R1~R8 | Dot matrix display mode with audio modulation $V_{\text{IN}} = 1.8 \text{Vp-p}$ , 1kHz square wave, audio gain = 0dB | | 42.3<br>(Note 1) | | mA | | | Current sink (I <sub>SINK</sub> , C1:C8) | I <sub>SINK</sub> = 320mA (Note 2) | | 300 | | | | $V_{HR}$ | headroom voltage and current source (I <sub>OUT</sub> , R1:R8) headroom voltage | I <sub>OUT</sub> = 40mA | | 200 | | mV | | Logic elec | ctrical characteristics | | | | | | | $V_{\text{IN}(0)}$ | Logic "0" input voltage | $V_{CC} = 2.7V$ | | | 0.4 | V | | $V_{IN(1)}$ | Logic "1" input voltage | V <sub>CC</sub> = 5.5V | 1.4 | | | V | | I <sub>IN(0)</sub> | Logic "0" input current | V <sub>IN</sub> = 0V | | 5<br>(Note 3) | | nA | | I <sub>IN(1)</sub> | Logic "1" input current | V <sub>IN</sub> = V <sub>CC</sub> | | 5<br>(Note 3) | | nA | **DIGITAL INPUT SWITCHING CHARACTERISTICS (Note 3)** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------|-----------|------|------------|------|------| | f <sub>SCL</sub> | Serial-Clock Frequency | | | | 400 | kHz | | t <sub>BUF</sub> | Bus Free Time Between a STOP and a START Condition | | 1.3 | | | μs | | t <sub>HD, STA</sub> | Hold Time (Repeated) START Condition | | 0.6 | | | μs | | t <sub>SU, STA</sub> | Repeated START Condition Setup Time | | 0.6 | | | μs | | t <sub>su, sto</sub> | STOP Condition Setup Time | | 0.6 | | | μs | | t <sub>HD, DAT</sub> | Data Hold Time | | | | 0.9 | μs | | t <sub>SU, DAT</sub> | Data Setup Time | | 100 | | | ns | | t <sub>LOW</sub> | SCL Clock Low Period | | 1.3 | | | μs | | t <sub>HIGH</sub> | SCL Clock High Period | | 0.7 | | | μs | | t <sub>R</sub> | Rise Time of Both SDA and SCL Signals, Receiving | (Note 4) | | 20 + 0.1Cb | 300 | ns | | t <sub>F</sub> | Fall Time of Both SDA and SCL Signals, Receiving | (Note 4) | | 20 + 0.1Cb | 300 | ns | Note 1: Current of Single LED in Rx(x=1~8) is I<sub>OUT</sub>/8. Note 2: All Row Drivers are ON. Note 3: Guaranteed by design. Note 4: Cb = total capacitance of one bus line in pF. $I_{SINK} \le 6mA$ . $t_R$ and $t_F$ measured between $0.3 \times V_{CC}$ and $0.7 \times V_{CC}$ . #### **DETAILED DESCRIPTION** #### **12C INTERFACE** The IS31FL3728 uses a serial bus, which conforms to the I2C protocol, to control the chip's functions with two wires: SCL and SDA. The IS31FL3728 has a 7-bit slave address (A6:A0). The bit A1 and bit A0 are decided by the connection of AD pin. The complete slave address is: Table 1 Slave Address (Write only) | | | | · ,, | | |----------------|-------|----|------|--------------| | AD connects to | A6:A2 | A1 | A0 | R/W | | GND | | 0 | 0 | | | VCC | 11000 | 1 | 1 | 0 | | SCL | | 0 | 1 | (write only) | | SDA | | 1 | 0 | | The SCL line is uni-directional. The SDA line is bi-directional (open-collector) with a pull-up resistor (typically $4.7k\Omega$ ). The maximum clock frequency specified by the I2C standard is 400 kHz. In this discussion, the master is the microcontroller and the slave is the IS31FL3728. The timing diagram for the I2C is shown in Figure 3. The SDA is latched in on the stable high level of the SCL and the SDA line should be held high when not in USE The "start" signal is generated by lowering the SDA signal while the SCL signal is high. The start signal will alert all devices attached to the I2C bus to check the incoming address against their own chip address. The 8-bit chip address is sent next, most significant bit first. Each address bit must be stable while the SCL level is high. After the last bit of the chip address is sent, the master checks for the IS31FL3728's acknowledge. The master releases the SDA line high (through a pull-up resistor). Then the master sends an SCL pulse. If the IS31FL3728 has received the address correctly, then it holds the SDA line low during the SCL pulse. If the SDA line is not low, then the master should send a "stop" signal (discussed later) and abort the transfer. Following acknowledge of IS31FL3728, the register address byte is sent, most significant bit first. IS31FL3728 must generate another acknowledge indicating that the register address has been received. Then 8 bits of data byte is sent, most significant bit first. Each data bit should be valid while the SCL level is stable high. After the data byte is sent, the IS31FL3728 must generate another acknowledge indicating that the data has been received. If the master has more data bytes to send to the IS31FL3728, then the master can repeat the previous two steps until all data bytes have been sent. The "stop" signal ends the transfer. To signal "stop", the SDA signal goes high while the SCL signal is high. Figure 2 Writing to IS31FL3728 Figure 3 Interface Timing Figure 4 Bit Transfer #### **REGISTERS DEFINITION** 00h Configuration Register | <del></del> | , | | | | | | |-------------|-----|-------|--------------|----|----|--| | Bit | D7 | D6:D3 | D2 | D1 | D0 | | | Name | SSD | 1 | Audio_EN ADI | | MC | | | Default | 0 | 0000 | 0 | 0 | 0 | | The Configuration Register sets operation mode of IS31FL3728. SSD Software Shutdown Enable 0 Normal Operation 1 Software Shutdown Mode #### Audio EN Audio Input Enable Matrix Intensity is Controlled By The Current Setting In The Lighting Effect Register (0Dh) Enable Audio Signal To Modulate The Intensity Of The Matrix In Dot Matrix Display Mode | ADM | Array Mode Selection | |-----|------------------------------| | 00 | 8×8 Dot Matrix Display Mode | | 01 | 7×9 Dot Matrix Display Mode | | 10 | 6×10 Dot Matrix Display Mode | | 11 | 5×11 Dot Matrix Display Mode | 01h~0Bh Column Data Register (CD1~CD11) | Bit | D7:D0 | |---------|----------| | Name | R8:R1 | | Default | 00000000 | The column data registers store the on or off state of each LED in the array. | Rx | LED State | |----|-----------| | 0 | LED Off | | 1 | LED On | The data in the column data registers is valid only when the chip is configured in general purpose dot matrix display mode. 11 registers are assigned to CD1~CD11 columns respectively; the LED at a particular (row, column) location will be turned on when the respective data is set to 1. When configured to other than 8×8 dot matrix display mode operation, only the required number of LSBs is used in each column register. For example, in 5×11 dot matrix display mode, only bits R5 through R1 are used, and bits R8 through R6 are ignored. ## 0Ch Update Column Register The data sent to the column data registers will be stored in temporary registers. A write operation of any 8-bit value to the Update Column Register is required to update the Column Data Registers (01h: 0Bh). 0Dh Lighting Effect Register | | 3 3 3 11 3 11 | | | | | |---------|---------------|-------|-------|--|--| | Bit | D7 | D6:D4 | D3:D0 | | | | Name | - | AGS | CS | | | | Default | 0 | 000 | 0000 | | | The Lighting Effect Register stores the intensity control settings for all of the LEDs in the array | AGS | Audio Input Gain Selection | | | |-----|----------------------------|--|--| | 000 | 0dB | | | | 001 | +3dB | | | | 010 | +6dB | | | | 011 | +9dB | | | | 100 | +12dB | | | | 101 | +15dB | | | | 110 | +18dB | | | | 111 | -6dB | | | | | | | | | CS | Full Current Setting For Each Row Output | |------|------------------------------------------| | 0000 | 40mA | | 0001 | 45mA | | | | | 0111 | 75mA | | 1000 | 5mA | | 1001 | 10mA | | | | | 1110 | 35mA | 0Fh Audio\_EQ Register | Bit | D7 | D6 | D5:D0 | |---------|----|-------|--------| | Name | - | AE_EN | - | | Default | 0 | 0 | 000000 | The Audio\_EQ Register enables the audio frequency equalizer (audio EQ) mode AE EN Audio EQ Mode 0 Disable 1 Enable #### **APPLICATION INFORMATION** # AUDIO FREQUENCY EQUALIZER (AUDIO EQ) MODE The IS31FL3728 features audio frequency equalizer mode, or audio EQ mode. The current of the matrix is adjusted by Lighting Effect Register as dot matrix display mode. In the audio EQ mode, only 8 columns are valid and display the three bands of the audio signal. When the IS31FL3728 is configured as 7×9, 6×10 or 5×11, only columns C1 thru C8 will be used, and the remaining columns will always be off. Figure 5 Audio EQ Mode # **GENERAL PURPOSE DOT MATRIX DISPLAY MODE** The general purpose dot matrix display timing diagram is shown in Figure 6. The IS31FL3728 is configured as general purpose 8×8 dot matrix display mode at initial power up. Column controls C[8:1] scans the eight columns at a rate of 3.79KHz, or 264us per frame. Each column is effective for 32us. The non-overlap interval between adjacent columns is 1us. The IS31FL3728 also can be configured as $7\times9$ , $6\times10$ or $5\times11$ dot matrix display mode. The frame period is changed slightly depending on the number of columns required to scan by an additional time of 33us per column. For example, when in $7\times9$ dot matrix display mode, the column data registers' MSB will be invalid and column controls C[9:1] scans the nine columns 297us per frame. Figure 6 Dot Matrix Display Timing Diagram #### **8×8 DOT MATRIX DISPLAY MODE** The application example in Figure 1 shows the IS31FL3728 in the 8×8 LED dot matrix display mode. The LED columns have common cathodes and are connected to the C1:C8 outputs. The rows are connected to the row drivers. Each of the 64 LEDs can be addressed separately. The columns are selected via the registers 01h~08h as described in the registers definition section. ## 5×11 DOT MATRIX DISPLAY MODE By setting D1&D0 of the Configuration Register to 11, the IS31FL3728 will operate in the 5×11 LED dot matrix display mode. The LED columns have common cathodes and are connected to the C1:C11 outputs. The rows are connected to the row drivers. Each of the 55 LEDs can be addressed separately. The three MSBs of each register, R8~R6, are ignored. The columns are selected via the registers as described in the registers definition section. # DOT MATRIX DISPLAY MODE WITH AUDIO MODULATION When the IS31FL3728 operates in any of the Dot Matrix modes, if the bit Audio\_EN in Configuration register is set to 1, the panel will get the effect of audio modulation ## **INITIAL POWER-UP** On initial power-up, the IS31FL3728 registers are reset to their default values for a blank display. At this time, all registers should be programmed for the desired operation. # IS31FL3728 # **SOFTWARE SHUTDOWN MODE** The IS31FL3728 devices feature a software shutdown mode, wherein they consume only 1.7 $\mu$ A (typ.) current. Shutdown mode is entered via a write to the Configuration Register. When the IS31FL3728 is in shutdown mode, all current sources and digital drivers are switched off, so that the array is blanked. Shutdown mode can either be used as a means of reducing power consumption or generating a flashing display (repeatedly entering and leaving shutdown mode). Note: During shutdown mode all registers retain their data. # **CLASSIFICATION REFLOW PROFILES** | Profile Feature | Pb-Free Assembly | |-------------------------------------------------------------------------------------------|----------------------------------| | Preheat & Soak Temperature min (Tsmin) Temperature max (Tsmax) Time (Tsmin to Tsmax) (ts) | 150°C<br>200°C<br>60-120 seconds | | Average ramp-up rate (Tsmax to Tp) | 3°C/second max. | | Liquidous temperature (TL) Time at liquidous (tL) | 217°C<br>60-150 seconds | | Peak package body temperature (Tp)* | Max 260°C | | Time (tp)** within 5°C of the specified classification temperature (Tc) | Max 30 seconds | | Average ramp-down rate (Tp to Tsmax) | 6°C/second max. | | Time 25°C to peak temperature | 8 minutes max. | Figure 7 Classification Profile # TAPE AND REEL INFORMATION # **PACKAGE INFORMATION** # QFN-24 Note: All dimensions in millimeters unless otherwise stated.