

## 6 pin Smart Reset™

Datasheet - production data



#### **Applications**

- Wearable
- Activity tracker
- Smartwatch
- Smartglasses

#### **Features**

- Operating voltage 1.65 V to 5.5 V
- Low supply current 1.5 μA
- Integrated test mode
- Dual Smart Reset<sup>™</sup> push-button inputs with fixed extended reset setup delay (t<sub>SRC</sub>) from 0.5 s to 10 s in 0.5 s steps (typ.), option with internal pull-up resistor
- Push-button controlled reset pulse duration
  - Option 1: fully push-button controlled, no fixed or minimum pulse width guaranteed
  - Option 2: defined output reset pulse duration (t<sub>REC</sub>), factory-programmed
- No power-on reset
- Single reset output
  - Active low or active high
  - Push-pull or open drain with optional pullup resistor
- Fixed Smart Reset<sup>™</sup> input logic voltage levels
- Operating temperature: 40 °C to +85 °C
- UDFN6 package: 1.6 mm x 1.3 mm
- ECOPACK<sup>®</sup>2 (RoHS compliant, Halogen-Free)

Contents SR2

## **Contents**

| 1  | Description |                                 |    |  |  |  |  |
|----|-------------|---------------------------------|----|--|--|--|--|
|    | 1.1         | Test mode                       | 3  |  |  |  |  |
| 2  | Pin d       | descriptions                    | 6  |  |  |  |  |
|    | 2.1         | Power supply (V <sub>CC</sub> ) | 6  |  |  |  |  |
|    | 2.2         | Ground (V <sub>SS</sub> )       | 6  |  |  |  |  |
|    | 2.3         | Smart Reset™ input (SR0)        | 6  |  |  |  |  |
|    | 2.4         | Smart Reset™ input (SR1)        | 6  |  |  |  |  |
|    | 2.5         | Reset output (RST)              | 6  |  |  |  |  |
| 3  | Турі        | cal application diagram         | 7  |  |  |  |  |
| 4  | Timi        | ng waveforms                    | 9  |  |  |  |  |
| 5  | Турі        | cal operating characteristics1  | 11 |  |  |  |  |
| 6  | Maxi        | imum ratings                    | 13 |  |  |  |  |
| 7  | DC a        | and AC parameters1              | 14 |  |  |  |  |
| 8  | Pack        | kage information                | 16 |  |  |  |  |
| 9  | Part        | numbering 1                     | 19 |  |  |  |  |
| 10 | Pack        | kage marking information        | 20 |  |  |  |  |
| 11 | Revi        | sion history                    | 21 |  |  |  |  |

SR2 Description

### 1 Description

The Smart Reset<sup>™</sup> devices provide a useful feature that ensures inadvertent short reset push-button closures do not cause system resets. This is done by implementing extended Smart Reset<sup>™</sup> input delay time (t<sub>SRC</sub>) and combined push-button inputs, which together ensures a safe reset and eliminates the need for a specific dedicated reset button.

This reset configuration provides versatility and allows the application to distinguish between a software generated interrupt and a hard system reset. When the input push-button are connected to microcontroller interrupt inputs, and are closed for a short time, the processor can only be interrupted. If the system still does not respond properly, continuing to keep the push-button closed for the extended setup time t<sub>SRC</sub> causes a hard reset of the processor through the reset output.

The SR2 has two combined delayed Smart Reset<sup>TM</sup> inputs  $(\overline{SR0}, \overline{SR1})$  with preset delayed Smart Reset<sup>TM</sup> setup time  $(t_{SRC})$ . The reset output is asserted after both of the Smart Reset<sup>TM</sup> inputs were held active for the selected  $t_{SRC}$  delay time. Depending on selected option the RST output remains asserted either until at least one  $\overline{SR}$  input goes to inactive logic level (i.e. neither fixed nor minimum reset pulse width is set) or the output reset pulse duration is fixed for  $t_{REC}$  (i.e. factory-programmed). The reset output,  $\overline{RST}$ , is active low or active high, push-pull or open drain with optional pull-up resistor. The device fully operates over a broad  $V_{CC}$  range 1.65 V to 5.5 V. Below 1.575 V typ. the inputs are ignored and outputs are deasserted; the deasserted reset output levels are then valid down to 1.0 V.

#### 1.1 Test mode

After pull of  $\overline{SR0}$  up to  $V_{TEST}$  or more ( $V_{CC}$  + 1.4  $\overline{V}$ , max.) we start counting initial shorten  $t_{SRC\text{-INI}}$  (42 ms, typ.). After  $t_{SRC\text{-INI}}$  expires, the  $\overline{RST}$  output either goes down for  $t_{REC}$  (if  $t_{REC}$  option is used) or stays low as long as overvoltage on  $\overline{SR0}$  in detected (if  $t_{REC}$  option is not used). This is a feedback and a user knows that the device is locked in the test mode. Each time both  $\overline{SR}$  inputs are connected to ground in test mode a shorten  $t_{SRC\text{-SHORT}}$  (21 ms, typ.) is used instead of long  $t_{SRC}$  (0.5 s -10 s). Return from to normal mode is possible by a new startup of the device (i.e.  $V_{CC}$  goes to 0 V and back to its original state). In this way the device can be quickly tested without repeating test mode triggering. Advantage of this solution is pretty high glitch immunity, feedback to user about entry to the test mode and testability within full  $V_{CC}$  range.

Description SR2

Figure 1. Logic diagram



Figure 2. Pin connections (top view)



SR2 Description

Table 1. Signal names

| Pin | Name            | Type           | Description                                                                                                                                                                                  |
|-----|-----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | $V_{SS}$        | Supply ground  | Ground                                                                                                                                                                                       |
| 2   | SR1             | Input          | Secondary push-button Smart Reset™ input. Active low. Optional pull-up resistor                                                                                                              |
| 3   | RST             | Output         | Reset output (open drain with optional pull-up resistor, active low) (push-pull – active low or active high)                                                                                 |
| 4   | NC              | -              | Not connected (not bonded; should be connected to V <sub>SS</sub> )                                                                                                                          |
| 5   | SR0             | Input          | Primary push-button Smart Reset™ input. Active low. Optional pull-up resistor                                                                                                                |
| 6   | V <sub>CC</sub> | Supply voltage | Positive supply voltage for the device. A 0.1 $\mu F$ decoupling ceramic capacitor is recommended to be connected between $V_{CC}$ and $V_{SS}$ pins, as close to the SR2 device as possible |

Figure 3. Block diagram



Pin descriptions SR2

### 2 Pin descriptions

#### 2.1 Power supply (V<sub>CC</sub>)

This pin is used to provide power to the Smart Reset<sup>TM</sup> device. A 0.1  $\mu$ F ceramic decoupling capacitor is recommended to be connected between the  $V_{CC}$  and  $V_{SS}$  pins, as close to the SR2 device as possible.

### 2.2 Ground (V<sub>SS</sub>)

Ground pin for the device.

### 2.3 Smart Reset™ input (SR0)

Push-button Smart Reset<sup>™</sup> input is active low with optional pull-up resistor. Both  $\overline{SR}$  inputs need to be asserted simultaneously for at least t<sub>SRC</sub> to assert the reset output (RST). By connecting a voltage higher than V<sub>CC</sub> to the  $\overline{SR0}$  the device enters a test mode (see Section 1: Description on page 3 for more information).

### 2.4 Smart Reset™ input (SR1)

Push-button Smart Reset<sup>TM</sup> input is active low with optional pull-up resistor. Both  $\overline{SR}$  inputs need to be asserted simultaneously for at least  $t_{SRC}$  to assert the reset output ( $\overline{RST}$ ).

### 2.5 Reset output (RST)

RST is active low or active high, push-pull or open drain reset output with optional internal pull-up resistor. Output reset pulse width is optional as follows:

- Neither fixed nor minimum output reset pulse duration (releasing the push-button while reset output is active, causes the output to deassert);
- Fixed, factory-programmed output reset pulse duration for t<sub>REC</sub> independent on Smart Reset<sup>™</sup> input state.

If  $V_{CC}$  drops below 1.575 V, the  $\overline{RST}$  output is deasserted and its state is guaranteed down to 1 V (see *Figure 8*).

## 3 Typical application diagram



Figure 4. Single-button Smart Reset™ typical hookup

- 1. External pull-up resistor requested if the reset output (RST) is open drain type without internal pull-up.
- 2. External pull-up resistor requested if the Smart Reset™ inputs (\$\overline{SR0}\$ and \$\overline{SR1}\$) have no internal pull-up.
- 3. When only one Smart Reset™ input push-button is used, tie both the SR inputs together.



Figure 5. Dual-button Smart Reset™ typical hookup

- 1. External pull-up resistor requested if the reset output (RST) is open drain type without internal pull-up.
- 2. External pull-up resistor requested if the Smart Reset™ inputs (SR0 and SR1) have no internal pull-up.

SR2 Timing waveforms

# 4 Timing waveforms

Figure 6. Option without t<sub>REC</sub>



Figure 7. Option with t<sub>REC</sub>



Timing waveforms SR2



Figure 8. Undervoltage condition

If undervoltage occurs (V<sub>CC</sub> drops below 1.575 V typ.) while reset output is active, the reset output is released and goes inactive.

#### **Typical operating characteristics** 5





Figure 10. Smart Reset<sup>TM</sup> delay ( $t_{SRC}$ ) vs. temperature ( $T_A$ ),  $t_{SRC}$  = 7.5 s (typ.)













SR2 Maximum ratings

## 6 Maximum ratings

Stressing the device above the rating listed in *Table 2: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in *Table 3: Operating and measurement conditions* of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics<sup>TM</sup> SURE program and other relevant quality documents.

Table 2. Absolute maximum ratings

| Symbol                          | Parameter                                                                           | Value                      | Unit |
|---------------------------------|-------------------------------------------------------------------------------------|----------------------------|------|
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> off)                                           | -55 to +150                | °C   |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds                                              | 260                        | °C   |
| V <sub>IO</sub>                 | Input or output voltage                                                             | -0.3 to 5.5 <sup>(2)</sup> | V    |
| V <sub>CC</sub>                 | Supply voltage                                                                      | -0.3 to 7                  | ٧    |
| ESD                             |                                                                                     |                            |      |
| V <sub>HBM</sub>                | Electrostatic discharge protection, human body model (JESD22-A114-B level 2)        | 2                          | kV   |
| V <sub>RCDM</sub>               | Electrostatic discharge protection, charged device model, all pins                  | 1                          | kV   |
| V <sub>MM</sub>                 | Electrostatic discharge protection, machine model, all pins (JESD22-A115-A level A) | 200                        | V    |
|                                 | Latch-up (V <sub>CC</sub> pin, SR0 reset input pin)                                 | EIA/JESD78                 | -    |

<sup>1.</sup> Reflow at peak temperature of 260  $^{\circ}$ C. The time above 255  $^{\circ}$ C must not exceed 30 seconds.

<sup>2.</sup> For push-pull  $\overline{\text{RST}}$  output type only from -0.3 V to V<sub>CC</sub> +0.3 V.

## 7 DC and AC parameters

This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in *Table 4: DC and AC characteristic* that follow, are derived from tests performed under the measurement conditions summarized in *Table 3: Operating and measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

Table 3. Operating and measurement conditions

| Symbol          | Parameter                     | Value       | Unit |
|-----------------|-------------------------------|-------------|------|
| V <sub>CC</sub> | Supply voltage                | 1.65 to 5.5 | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40 to +85  | °C   |



Table 4. DC and AC characteristic

| Symbol               | Parameter                                                      | Test conditions <sup>(1)</sup>                                                     | Min.                   | Typ. <sup>(2)</sup>             | Max.                   | Unit |
|----------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------|---------------------------------|------------------------|------|
| $V_{CC}$             | Supply voltage <sup>(3)</sup>                                  |                                                                                    | 1.65                   |                                 | 5.5                    | V    |
|                      | Supply current (inputs in                                      | V <sub>CC</sub> = 3.0 V                                                            |                        | 1.1                             | 2.5                    | μΑ   |
| I <sub>CC</sub>      | their inactive state, t <sub>SRC</sub> counter is not running) | V <sub>CC</sub> = 5.0 V                                                            |                        | 1.5                             | 3.0                    | μΑ   |
|                      |                                                                | V <sub>CC</sub> ≥ 4.5 V, sinking 3.2 mA                                            |                        |                                 | 0.3                    | V    |
| $V_{OL}$             | Reset output voltage low                                       | V <sub>CC</sub> ≥ 3.3 V, sinking 2.5 mA                                            |                        |                                 | 0.3                    | V    |
|                      |                                                                | $V_{CC} \ge 1.65 \text{ V, sinking 1 mA}$                                          |                        |                                 | 0.3                    | V    |
|                      |                                                                | $V_{CC} \ge 4.5 \text{ V}, I_{SOURCE} = 0.8 \text{ mA}$                            | 0.8 V <sub>CC</sub>    |                                 |                        | V    |
| $V_{OH}$             | Reset output voltage high (push-pull output only)              | $V_{CC} \ge 2.7 \text{ V}, I_{SOURCE} = 0.5 \text{ mA}$                            | 0.8 V <sub>CC</sub>    |                                 |                        | V    |
|                      | (F a.e., F a.e. c a.e. a. c)                                   | $V_{CC} \ge 1.65 \text{ V}, I_{SOURCE} = 0.25 \text{ mA}$                          | 0.8 V <sub>CC</sub>    |                                 |                        | V    |
| t <sub>REC</sub>     | Reset timeout delay, factory-programmed                        | (device option)                                                                    | 240                    | 360                             | 480                    | ms   |
| R <sub>PUO</sub>     | Internal out <u>put p</u> ull-up resistor on RST               | (device option)                                                                    |                        | 65                              |                        | kΩ   |
| I <sub>LO</sub>      | Output leakage current                                         | V <sub>RST</sub> = 5.5 V, open drain device option without output pull-up resistor | -0.1                   |                                 | 0.1                    | μΑ   |
| Smart R              | eset <sup>TM</sup>                                             |                                                                                    |                        |                                 |                        |      |
|                      | One of Description                                             | T <sub>A</sub> = -40 to +85 °C                                                     | 0.8 x t <sub>SRC</sub> | , (4)                           | 1.2 x t <sub>SRC</sub> | _    |
| t <sub>SRC</sub>     | Smart Reset™ delay                                             | T <sub>A</sub> = 25 °C                                                             | 0.9 x t <sub>SRC</sub> | t <sub>SRC</sub> <sup>(4)</sup> | 1.1 x t <sub>SRC</sub> | S    |
| $V_{IL}$             | SR0, SR1 input voltage low                                     |                                                                                    | V <sub>SS</sub> -0.3   |                                 | 0.3                    | V    |
| V <sub>IH</sub>      | SR0, SR1 input voltage high                                    |                                                                                    | 0.85                   |                                 | 5.5                    | V    |
| ILI                  | SR0, SR1 input leakage current                                 |                                                                                    | -0.1                   |                                 | 0.1                    | μΑ   |
|                      | Input glitch immunity <sup>(5)</sup>                           | SR0 and SR1 asserted                                                               |                        | t <sub>SRC</sub>                |                        | s    |
| Test mod             | de                                                             |                                                                                    |                        |                                 |                        | •    |
| V <sub>TEST</sub>    | Test mode entry voltage                                        |                                                                                    | V <sub>CC</sub> +0.9   | V <sub>CC</sub> +1.1            | V <sub>CC</sub> +1.4   | V    |
| t <sub>SRC-INI</sub> | Initial test mode time                                         |                                                                                    | 28                     | 42                              | 56                     | ms   |
| t <sub>SRC</sub> -   | Shorten Smart Reset™<br>delay                                  |                                                                                    | 16.8                   | 21                              | 25.2                   | ms   |
| -                    |                                                                |                                                                                    |                        |                                 |                        | •——  |

- 1. Valid for ambient operating temperature  $T_A$  = -40 to +85 °C,  $V_{CC}$  = 1.65 to 5.5 V.
- 2. Typical values are at 25 °C and  $V_{CC}$  = 3.3 V unless otherwise noted.
- 3. Reset outputs are deasserted below 1.575 V typ. and remain deasserted down to  $V_{CC}$  = 1 V.
- 4. Factory-programmable in the range of 0.5 s to 10 s typ. in 0.5 s steps (see *Table 7* for available delays).
- Input glitch immunity is equal to t<sub>SRC</sub>, when both inputs (SR0 and SR1) are low. Otherwise infinite.



Package information SR2

## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 13. Package outline for UDFN6 1.6 x 1.3 x 0.55 mm, 0.40 mm pitch

SR2 Package information

Table 5. Mechanical data for UDFN6 1.6 x 1.3 x 0.55 mm, 0.40 mm pitch

|        | Dimensions            |       |       |                  |           |        |      |
|--------|-----------------------|-------|-------|------------------|-----------|--------|------|
| Symbol | Drawing (millimeters) |       |       | Drawing (inches) |           |        | Note |
|        | Min.                  | Тур.  | Max.  | Min.             | Тур.      | Max.   |      |
| Α      | 0.50                  | 0.55  | 0.60  | 0.020            | 0.022     | 0.024  |      |
| A1     | 0.00                  | 0.02  | 0.05  | 0.0000           | 0.0008    | 0.0020 |      |
| b      | 0.15                  | 0.20  | 0.25  | 0.006            | 0.008     | 0.010  |      |
| D      | 1.30 BSC              |       |       | 0.051 BSC        |           |        |      |
| E      | 1.60 BSC              |       |       |                  | 0.063 BSC |        |      |
| е      | 0.40 BSC              |       |       |                  | 0.016 BSC |        |      |
| L      | 0.250                 | 0.325 | 0.400 | 0.0098           | 0.0128    | 0.0157 |      |
| N      | 6                     |       |       |                  | 6         |        |      |

Figure 14. Footprint recommendation for UDFN6 1.6 x 1.3 x 0.55 mm, 0.40 mm pitch



Package information SR2



Figure 15. Carrier tape for UDFN6 1.6 x 1.3 x 0.55 mm

- 1. Measured from centreline of sprocket hole to centreline of pocket.
- 2. Cumulative tolerance of 10 sprocket holes is  $\pm$  0.20.
- 3. Measured from centreline of sprocket hole to centreline of pocket.
- 4. Other material available.
- 5. Typical SR of formed tape max.  $10^9 \Omega/SQ$ .
- 6. All dimensions in millimeters unless otherwise stated.

Figure 16. Pin 1 orientation



SR2 Part numbering

## 9 Part numbering

Table 6. Ordering information scheme



DL = UDFN6

Smart Reset<sup>TM</sup> delay (t<sub>SRC</sub>) is available from 0.5 s to 10 s in 0.5 s steps (typ.). Minimum order quantities may apply. Contact local sales office for availability.

## 10 Package marking information

Table 7. Package marking

| Part number | t <sub>SRC</sub> (s) | Smart Reset™<br>inputs <sup>(1)</sup> | Output<br>type <sup>(2)</sup> | t <sub>REC</sub> option<br>(ms) <sup>(3)</sup> | Package | Topmark |
|-------------|----------------------|---------------------------------------|-------------------------------|------------------------------------------------|---------|---------|
| SR2HARU     | 4.0                  | AL                                    | OD, AL                        | No t <sub>REC</sub>                            | UDFN6   | НА      |
| SR2LABU     | 6.0                  | AL                                    | OD, AL                        | 360                                            | UDFN6   | LC      |
| SR2LARU     | 6.0                  | AL                                    | OD, AL                        | No t <sub>REC</sub>                            | UDFN6   | LA      |
| SR2PARU     | 7.5                  | AL                                    | OD, AL                        | No t <sub>REC</sub>                            | UDFN6   | PA      |
| SR2UABU     | 10.0                 | AL                                    | OD, AL                        | 360                                            | UDFN6   | UC      |
| SR2UARU     | 10.0                 | AL                                    | OD, AL                        | No t <sub>REC</sub>                            | UDFN6   | UA      |

- 1. AL = active low.
- 2. OD = open drain, AL = active low.
- 3. No  $t_{REC}$  = push-button controlled reset pulse width.

Figure 17. Package marking (top view)



57/

SR2 Revision history

# 11 Revision history

**Table 8. Document revision history** 

| Date          | Revision | Changes                                                                                        |  |  |
|---------------|----------|------------------------------------------------------------------------------------------------|--|--|
| 10-Mar-2014   | 1        | Initial release                                                                                |  |  |
| 13-May-2014 2 |          | Modified: t <sub>REC</sub> values <i>Table 4 on page 15</i> Updated: <i>Table 6 on page 19</i> |  |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

