# 2K UNI/O® Serial EEPROMs with EUI-48<sup>TM</sup> or EUI-64<sup>TM</sup> Node Identity #### **DEVICE SELECTION TABLE** | Part Number | Density<br>(bits) | Vcc Range | Page Size Temp.<br>(Bytes) Ranges | | Packages | Node Address | |-------------|-------------------|-----------|-----------------------------------|---|----------|--------------| | 11AA02E48 | 2K | 1.8-5.5V | 16 | I | SN, TT | EUI-48™ | | 11AA02E64 | 2K | 1.8-5.5V | 16 | I | SN, TT | EUI-64™ | #### Features: - Pre-programmed Globally Unique, 48-bit or 64-bit Node Address - Compatible with EUI-48<sup>™</sup> and EUI-64<sup>™</sup> - Single I/O, UNI/O<sup>®</sup> Serial Interface Bus - Low-Power CMOS Technology - 1 mA active current, typical - 1 µA standby current (max.) - · 256 x 8 Bit Organization - Schmitt Trigger Inputs for Noise Suppression - · Output Slope Control to Eliminate Ground Bounce - 100 kbps Max. Bit Rate Equivalent to 100 kHz Clock Frequency - Self-Timed Write Cycle (including Auto-Erase) - · Page-Write Buffer for up to 16 Bytes - STATUS Register for Added Control: - Write enable latch bit - Write-In-Progress bit - · Block Write Protection - Protect none, 1/4, 1/2 or all of array - · Built-in Write Protection - Power-on/off data protection circuitry - Write enable latch - · High Reliability - Endurance: 1,000,000 erase/write cycles - Data retention: > 200 years - ESD protection: > 4,000V - · 3-lead SOT-23 and 8-lead SOIC Packages - Pb-Free and RoHS Compliant - Available Temperature Ranges: - Industrial (I): -40°C to +85°C # **Description:** The Microchip Technology Inc. 11AA02E48/11AA02E64 (11AA02EXX\*) device is a 2 Kbit Serial Electrically Erasable PROM. The device is organized in blocks of x8-bit memory and support the patented\*\* single I/O UNI/O® serial bus. By using Manchester encoding techniques, the clock and data are combined into a single, serial bit stream (SCIO), where the clock signal is extracted by the receiver to correctly decode the timing and value of each bit. Low-voltage design permits operation down to 1.8V, with standby and active currents of only 1 uA and 1 mA, respectively. The 11AA02EXX is available in standard 8-lead SOIC and 3-lead SOT-23 packages. ## Package Types (not to scale) #### **Pin Function Table** | Name | Function | |------|---------------------------------| | SCIO | Serial Clock, Data Input/Output | | Vss | Ground | | Vcc | Supply Voltage | $<sup>^{\</sup>star}$ 11AA02EXX is used in this document as a generic part number for the 11AA02E48 and 11AA02E64 devices. <sup>\*\*</sup> Microchip's UNI/O<sup>®</sup> Bus products are covered by the following patents issued in the U.S.A.: 7,376,020 and 7,788,430. ## 1.0 ELECTRICAL CHARACTERISTICS # Absolute Maximum Ratings (†) | Vcc | 6.5V | |--------------------------------|------------------| | SCIO w.r.t. Vss | 0.6V to Vcc+1.0V | | Storage temperature | 65°C to 150°C | | Ambient temperature under bias | 40°C to 85°C | | ESD protection on all pins | 4 kV | † NOTICE: Stresses above those listed under 'Absolute Maximum Ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability. TABLE 1-1: DC CHARACTERISTICS | | | | Electrical Characteristics: | | | | | |---------------|-----------|-----------------------------------------------------|-----------------------------|--------------------|-----------|-------------------------------------------------|--| | DC CHA | RACTERI | STICS | Industrial (I) | | = 2.5V to | | | | | | | | Vcc | = 1.8V to | 2.5V TA = -20°C to +85°C | | | Param.<br>No. | Sym. | Characteristic | Min. Max. Units | | Units | Test Conditions | | | D1 | VIH | High-level Input<br>Voltage | 0.7*Vcc | Vcc+1 | V | | | | D2 | VIL | Low-level Input<br>Voltage | -0.3<br>-0.3 | 0.3*Vcc<br>0.2*Vcc | V | Vcc ≥ 2.5V<br>Vcc < 2.5V | | | D3 | VHYS | Hysteresis of Schmitt<br>Trigger inputs (SCIO) | 0.05*Vcc | ı | V | Vcc ≥ 2.5V (Note 1) | | | D4 | Voн | High-level Output | Vcc -0.5 | _ | V | IOH = -300 μA, VCC = 5.5V | | | | | Voltage | Vcc -0.5 | 1 | V | IOH = $-200 \mu A$ , Vcc = $2.5V$ | | | D5 | Vol | Low-level Output | _ | 0.4 | V | IOI = 300 μA, VCC = 5.5V | | | | | Voltage | _ | 0.4 | V | IOI = 200 μA, Vcc = 2.5V | | | D6 | lo | Output Current Limit | _ | ±4 | mA | Vcc = 5.5V (Note 1) | | | | | (Note 2) | _ | ±3 | mA | Vcc = 2.5V (Note 1) | | | D7 | ILI | Input Leakage<br>Current (SCIO) | _ | ±1 | μΑ | VIN = VSS or VCC | | | D8 | CINT | Internal Capacitance<br>(all inputs and<br>outputs) | _ | 7 | pF | TA = 25°C, FCLK = 1 MHz,<br>VCC = 5.0V (Note 1) | | | D9 | Icc Read | Read Operating | _ | 3 | mA | Vcc=5.5V, FBus=100 kHz, CB=100 pF | | | | | Current | _ | 1 | mA | VCC=2.5V, FBUS=100 kHz, CB=100 pF | | | D10 | Icc Write | Write Operating | _ | 5 | mA | Vcc = 5.5V | | | | | Current | _ | 3 | mA | Vcc = 2.5V | | | D11 | Iccs | Standby Current | _ | 1 | μΑ | Vcc = 5.5V, TA = 85°C | | | D12 | Icci | Idle Mode Current | _ | 50 | μΑ | Vcc = 5.5V | | Note 1: This parameter is periodically sampled and not 100% tested. <sup>2:</sup> The SCIO output driver impedance will vary to ensure lo is not exceeded. TABLE 1-2: AC CHARACTERISTICS | | AC CHARACTERISTICS | | | Electrical Characteristics: | | | | | | |---------------|--------------------|----------------------------------------------|-----------------|-----------------------------|------------------|----------------------------------------------|--|--|--| | AC CHA | RACTE | RISTICS | Industrial (I): | | cc = 2.5V to 5 | | | | | | | 1 | Т | | Vo | cc = 1.8V to 2 | 2.5V TA = -20°C to +85°C | | | | | Param.<br>No. | Sym. | Characteristic | Min. | Max. | Units | Test Conditions | | | | | 1 | FBUS | Serial Bus Frequency | 10 | 100 | kHz | _ | | | | | 2 | TE | Bit Period | 10 | 100 | μs | _ | | | | | 3 | Tijit | Input Edge Jitter<br>Tolerance | _ | ±0.06 | UI | (Note 3) | | | | | 4 | FDRIFT | Serial Bus Frequency<br>Drift Rate Tolerance | _ | ±0.50 | % per byte | _ | | | | | 5 | FDEV | Serial Bus Frequency<br>Drift Limit | _ | ±5 | % per command | _ | | | | | 6 | Толт | Output Edge Jitter | _ | ±0.25 | UI | (Note 3) | | | | | 7 | TR | SCIO Input Rise Time (Note 1) | _ | 100 | ns | _ | | | | | 8 | TF | SCIO Input Fall Time (Note 1) | _ | 100 | ns | _ | | | | | 9 | TSTBY | Standby Pulse Time | 600 | _ | μs | _ | | | | | 10 | Tss | Start Header Setup Time | 10 | _ | μs | _ | | | | | 11 | THDR | Start Header Low Pulse<br>Time | 5 | _ | μs | _ | | | | | 12 | TSP | Input Filter Spike<br>Suppression (SCIO) | _ | 50 | ns | (Note 1) | | | | | 13 | Twc | Write Cycle Time (byte or page) | _<br>_ | 5<br>10 | ms<br>ms | Write, WRSR commands<br>ERAL, SETAL commands | | | | | 14 | _ | Endurance (per page) | 1M | _ | cycles | 25°C, Vcc = 5.5V (Note 2) | | | | - **Note 1:** This parameter is periodically sampled and not 100% tested. - 2: This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance Model which can be obtained on Microchip's web site: www.microchip.com. - 3: A Unit Interval (UI) is equal to 1-bit period (TE) at the current bus frequency. TABLE 1-3: AC TEST CONDITIONS | AC Waveform: | | | | | |------------------------------------|---------|--|--|--| | VLO = 0.2V | | | | | | VHI = VCC - 0.2V | | | | | | CL = 100 pF | | | | | | Timing Measurement Reference Level | | | | | | Input | 0.5 Vcc | | | | | Output | 0.5 Vcc | | | | ## FIGURE 1-1: BUS TIMING – START HEADER ## FIGURE 1-2: BUS TIMING – DATA # FIGURE 1-3: BUS TIMING – STANDBY PULSE # FIGURE 1-4: BUS TIMING – JITTER ## 2.0 FUNCTIONAL DESCRIPTION # 2.1 Principles of Operation FIGURE 2-1: Control The 11AA02EXX family of serial EEPROMs support the UNI/O $^{\otimes}$ protocol. They can be interfaced with microcontrollers, including Microchip's PIC $^{\otimes}$ microcontrollers, ASICs, or any other device with an available discrete I/O line that can be configured properly to match the UNI/O protocol. The 11AA02EXX devices contain an 8-bit instruction register. The devices are accessed via the SCIO pin. Data is embedded into the I/O stream through Manchester encoding. The bus is controlled by a master device which determines the clock period, controls the bus access and initiates all operations, while the 11AA02EXX works as slave. Both master and slave can operate as transmitter or receiver, but the master device determines which mode is active. **BLOCK DIAGRAM** Y Decoder Sense Amp. R/W Control STATUS **HV** Generator Register **EEPROM** Memory Х I/O Control Array Control Logic Logic Dec Page Latches Current-Limited Slope Vcc — © 2008-2013 Microchip Technology Inc. ## 3.0 BUS CHARACTERISTICS # 3.1 Standby Pulse When the master has control of SCIO, a standby pulse can be generated by holding SCIO high for TSTBY. At this time, the 11AA02EXX will reset and return to Standby mode. Subsequently, a high-to-low transition on SCIO (the first low pulse of the header) will return the device to the active state. Once a command is terminated satisfactorily (i.e., via a NoMAK/SAK combination during the Acknowledge sequence), performing a standby pulse is not required to begin a new command as long as the device to be selected is the same device selected during the previous command. However, a period of Tss must be observed after the end of the command and before the beginning of the start header. After Tss, the start header (including Thdr low pulse) can be transmitted in order to begin the new command. If a command is terminated in any manner other than a NoMAK/SAK combination, then the master must perform a standby pulse before beginning a new command, regardless of which device is to be selected. Note: After a POR/BOR event occurs, a low-tohigh transition on SCIO must be generated before proceeding with communication, including a standby pulse. An example of two consecutive commands is shown in Figure 3-1. Note that the device address is the same for both commands, indicating that the same device is being selected both times. A standby pulse cannot be generated while the slave has control of SCIO. In this situation, the master must wait for the slave to finish transmitting and to release SCIO before the pulse can be generated. If, at any point during a command an error is detected by the master, a standby pulse should be generated and the command should be performed again. #### FIGURE 3-1: CONSECUTIVE COMMANDS EXAMPLE #### 3.2 Start Data Transfer All operations must be preceded by a start header. The start header consists of holding SCIO low for a period of Thdr, followed by transmitting an 8-bit '01010101' code. This code is used to synchronize the slave's internal clock period with the master's clock period, so accurate timing is very important. When a standby pulse is not required (i.e., between successive commands to the same device), a period of Tss must be observed after the end of the command and before the beginning of the start header. Figure 3-2 shows the waveform for the start header, including the required Acknowledge sequence at the end of the byte. ## 3.3 Acknowledge An Acknowledge routine occurs after each byte is transmitted, including the start header. This routine consists of two bits. The first bit is transmitted by the master, and the second bit is transmitted by the slave. **Note:** A MAK must always be transmitted following the start header. The Master Acknowledge, or MAK, is signified by transmitting a '1', and informs the slave that the current operation is to be continued. Conversely, a Not Acknowledge, or NoMAK, is signified by transmitting a '0', and is used to end the current operation (and initiate the write cycle for write operations). Note: When a NoMAK is used to end a WRITE or WRSR instruction, the write cycle is not initiated if no bytes of data have been received. The slave Acknowledge, or SAK, is also signified by transmitting a '1', and confirms proper communication. However, unlike the NoMAK, the NoSAK is signified by the lack of a middle edge during the bit period. **Note:** In order to guard against bus contention, a NoSAK will occur after the start header. A NoSAK will occur for the following events: - · Following the start header - Following the device address, if no slave on the bus matches the transmitted address - Following the command byte, if the command is invalid, including Read, CRRD, Write, WRSR, SETAL, and ERAL during a write cycle. - If the slave becomes out of sync with the master - If a command is terminated prematurely by using a NoMAK, with the exception of immediately after the device address. See Figure 3.3 and Figure 3-4 for details. If a NoSAK is received from the slave after any byte (except the start header), an error has occurred. The master should then perform a standby pulse and begin the desired command again. FIGURE 3-3: ACKNOWLEDGE ROUTINE ## FIGURE 3-4: ACKNOWLEDGE BITS # 3.4 Device Addressing A device address byte is the first byte received from the master device following the start header. The device address byte consists of a four-bit family code, for the 11AA02EXX this is set as $^{1010}$ . The last four bits of the device address byte are the device code, which is hardwired to $^{0000}$ . FIGURE 3-5: DEVICE ADDRESS BYTE ALLOCATION #### 3.5 Bus Conflict Protection To help guard against high current conditions arising from bus conflicts, the 11AA02EXX features a current-limited output driver. The IoL and IoH specifications describe the maximum current that can be sunk or sourced, respectively, by the SCIO pin. The 11AA02EXX will vary the output driver impedance to ensure that the maximum current level is not exceeded. ## 3.6 Device Standby The 11AA02EXX features a low-power Standby mode during which the device is waiting to begin a new command. A high-to-low transition on SCIO will exit low-power mode and prepare the device for receiving the start header. Standby mode will be entered upon the following conditions: - A NoMAK followed by a SAK (i.e., valid termination of a command) - · Reception of a standby pulse Note: In the case of the WRITE, WRSR, SETAL, or ERAL commands, the write cycle is initiated upon receipt of the NoMAK, assuming all other write requirements have been met. #### 3.7 Device Idle The 11AA02EXX features an Idle mode during which all serial data is ignored until a standby pulse occurs. Idle mode will be entered upon the following conditions: - · Invalid device address - Invalid command byte, including Read, CRRD, Write, WRSR, SETAL and ERAL during a write cycle. - Missed edge transition - Reception of a MAK following a WREN, WRDI, SETAL, or ERAL command byte - Reception of a MAK following the data byte of a WRSR command An invalid start header will indirectly cause the device to enter Idle mode. Whether or not the start header is invalid cannot be detected by the slave, but will prevent the slave from synchronizing properly with the master. If the slave is not synchronized with the master, an edge transition will be missed, thus causing the device to enter Idle mode. ## 3.8 Synchronization At the beginning of every command, the 11AA02EXX utilizes the start header to determine the master's bus clock period. This period is then used as a reference for all subsequent communication within that command. The 11AA02EXX features re-synchronization circuitry which will monitor the position of the middle data edge during each MAK bit and subsequently adjust the internal time reference in order to remain synchronized with the master. There are two variables which can cause the 11AA02EXX to lose synchronization. The first is frequency drift, defined as a change in the bit period, TE. The second is edge jitter, which is a single occurrence change in the position of an edge within a bit period, while the bit period itself remains constant. #### 3.8.1 FREQUENCY DRIFT Within a system, there is a possibility that frequencies can drift due to changes in voltage, temperature, etc. The re-synchronization circuitry provides some tolerance for such frequency drift. The tolerance range is specified by two parameters, FDRIFT and FDEV. FDRIFT specifies the maximum tolerable change in bus frequency per byte. FDEV specifies the overall limit in frequency deviation within an operation (i.e., from the end of the start header until communication is terminated for that operation). The start header at the beginning of the next operation will reset the re-synchronization circuitry and allow for another FDEV amount of frequency drift. #### 3.8.2 EDGE JITTER Ensuring that edge transitions from the master always occur exactly in the middle or end of the bit period is not always possible. Therefore, the re-synchronization circuitry is designed to provide some tolerance for edge jitter. The 11AA02EXX adjusts its phase every MAK bit, so TIJIT specifies the maximum allowable peak-to-peak jitter relative to the previous MAK bit. Since the position of the previous MAK bit would be difficult to measure by the master, the minimum and maximum jitter values for a system should be considered the worst-case. These values will be based on the execution time for different branch paths in software, jitter due to thermal noise, etc. The difference between the minimum and maximum values, as a percentage of the bit period, should be calculated and then compared against TIJIT to determine jitter compliance. Note: Because the 11AA02EXX only re-synchronizes during the MAK bit, the overall ability to remain synchronized depends on a combination of frequency drift and edge jitter (i.e., if the MAK bit edge is experiencing the maximum allowable edge jitter, then there is no room for frequency drift). Conversely, if the frequency has drifted to the maximum amount tolerable within a byte, then no edge jitter can be present. ## 4.0 DEVICE COMMANDS After the device address byte, a command byte must be sent by the master to indicate the type of operation to be performed. The code for each instruction is listed in Table 4-1. TABLE 4-1: INSTRUCTION SET | Instruction Name | Instruction Code | Hex Code | Description | | |------------------|------------------|----------|------------------------------------------------------------|--| | READ | 0000 0011 | 0x03 | Read data from memory array beginning at specified address | | | CRRD | 0000 0110 | 0x06 | Read data from current location in memory array | | | WRITE | 0110 1100 | 0x6C | Write data to memory array beginning at specified address | | | WREN | 1001 0110 | 0x96 | Set the write enable latch (enable write operations) | | | WRDI | 1001 0001 | 0x91 | Reset the write enable latch (disable write operations) | | | RDSR | 0000 0101 | 0x05 | Read STATUS register | | | WRSR | 0110 1110 | 0x6E | Write STATUS register | | | ERAL | 0110 1101 | 0x6D | Write '0x00' to entire array | | | SETAL | 0110 0111 | 0x67 | Write '0xFF' to entire array | | #### 4.1 Read Instruction The Read command allows the master to access any memory location in a random manner. After the $\mathtt{READ}$ instruction has been sent to the slave, the two bytes of the Word Address are transmitted, with an Acknowledge sequence being performed after each byte. Then, the slave sends the first data byte to the master. If more data is to be read, the master sends a MAK, indicating that the slave should output the next data byte. This continues until the master sends a NoMAK, which ends the operation. To provide sequential reads in this manner, the 11AA02EXX contains an internal Address Pointer which is incremented by one after the transmission of each byte. This Address Pointer allows the entire memory contents to be serially read during one operation. When the highest address is reached, the Address Pointer rolls over to address '0x00' if the master chooses to continue the operation by providing a MAK. FIGURE 4-1: READ COMMAND SEQUENCE # 4.2 Current Address Read (CRRD) Instruction The internal address counter featured on the 11AA02EXX maintains the address of the last memory array location accessed. The CRRD instruction allows the master to read data back beginning from this current location. Consequently, no word address is provided upon issuing this command. Note that, except for the initial word address, the READ and CRRD instructions are identical, including the ability to continue requesting data through the use of MAKs in order to sequentially read from the array. As with the READ instruction, the CRRD instruction is terminated by transmitting a NoMAK. Table 4-2 lists the events upon which the internal address counter is modified. TABLE 4-2: INTERNAL ADDRESS COUNTER | Command | Event | Action | | |----------------------------|-----------------------------------------------|----------------------------------------------|--| | _ | Power-on Reset | Counter is undefined | | | READ or<br>WRITE | MAK edge<br>following each<br>Address byte | Counter is updated with newly received value | | | READ,<br>WRITE, or<br>CRRD | MAK/NoMAK<br>edge following<br>each data byte | Counter is incremented by 1 | | Note: If, following each data byte in a READ, WRITE, or CRRD instruction, neither a MAK nor a NoMAK edge is received (i.e., if a standby pulse occurs instead), the internal address counter will not be incremented. **Note:** During a Write command, once the last data byte for a page has been loaded, the internal Address Pointer will rollover to the beginning of the selected page. FIGURE 4-2: CRRD COMMAND SEQUENCE #### 4.3 Write Instruction Prior to any attempt to write data to the 11AA02EXX, the write enable latch must be set by issuing the WREN instruction (see Section 4.4 "Write Enable (WREN) and Write Disable (WRDI) Instructions"). Once the write enable latch is set, the user may proceed with issuing a WRITE instruction (including the header and device address bytes) followed by the MSB and LSB of the Word Address. Once the last Acknowledge sequence has been performed, the master transmits the data byte to be written. The 11AA02EXX features a 16-byte page buffer, meaning that up to 16 bytes can be written at one time. To utilize this feature, the master can transmit up to 16 data bytes to the 11AA02EXX, which are temporarily stored in the page buffer. After each data byte, the master sends a MAK, indicating whether or not another data byte is to follow. A NoMAK indicates that no more data is to follow, and as such will initiate the internal write cycle. Note: If a NoMAK is generated before any data has been provided, or if a standby pulse occurs before the NoMAK is generated, the 11AA02EXX will be reset, and the write cycle will not be initiated. Upon receipt of each word, the four lower-order Address Pointer bits are internally incremented by one. The higher-order bits of the word address remain constant. If the master should transmit data past the end of the page, the address counter will roll over to the beginning of the page, where further received data will be written. Note: Page write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page size (16 bytes) and end at addresses that are integer multiples of the page size minus 1. As an example, the page that begins at address 0x30 ends at address 0x3F. If a page Write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page as might be expected. It is therefore necessary for the application software to prevent page write operations that would attempt to cross a page boundary. #### FIGURE 4-3: WRITE COMMAND SEQUENCE # 4.4 Write Enable (WREN) and Write Disable (WRDI) Instructions The 11AA02EXX contains a write enable latch. See Table 6-1 for the Write-Protect Functionality Matrix. This latch must be set before any write operation will be completed internally. The WREN instruction will set the latch, and the WRDI instruction will reset the latch. Note: The WREN and WRDI instructions must be terminated with a NoMAK following the command byte. If a NoMAK is not received at this point, the command will be considered invalid, and the device will go into Idle mode without responding with a SAK or executing the command. The following is a list of conditions under which the write enable latch will be reset: - · Power-up - · WRDI instruction successfully executed - WRSR instruction successfully executed - WRITE instruction successfully executed - · ERAL instruction successfully executed - · SETAL instruction successfully executed ## FIGURE 4-4: WRITE ENABLE COMMAND SEQUENCE ## FIGURE 4-5: WRITE DISABLE COMMAND SEQUENCE # 4.5 Read Status Register (RDSR) Instruction The RDSR instruction provides access to the STATUS register. The STATUS register may be read at any time, even during a write cycle. The STATUS register is formatted as follows: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|-------------------------------------------------------|---|---|-----|-----|-----|-----| | Χ | Χ | Χ | Χ | BP1 | BP0 | WEL | WIP | | No | Note: Bits 4-7 are don't cares, and will read as '0'. | | | | | | | The **Write-In-Process (WIP)** bit indicates whether the 11AA02EXX is busy with a write operation. When set to a '1', a write is in progress, when set to a '0', no write is in progress. This bit is read-only. The Write Enable Latch (WEL) bit indicates the status of the write enable latch. When set to a '1', the latch allows writes to the array, when set to a '0', the latch prohibits writes to the array. This bit is set and cleared using the $\mbox{WREN}$ and $\mbox{WRDI}$ instructions, respectively. This bit is read-only for any other instruction. The **Block Protection (BP0 and BP1)** bits indicate which blocks are currently write-protected. These bits are set by the user through the WRSR instruction. These bits are nonvolatile. Note: If Read Status Register command is initiated while the 11AA02EXX is currently executing an internal write cycle on the STATUS register, the new Block Protection bit values will be read during the entire command. The WIP and WEL bits will update dynamically (asynchronous to issuing the RDSR instruction). Furthermore, after the STATUS register data is received, the master can provide a MAK during the Acknowledge sequence to request that the data be transmitted again. This allows the master to continuously monitor the WIP and WEL bits without the need to issue another full command. Once the master is finished, it provides a NoMAK to end the operation. Note: The current drawn for a Read Status Register command during a write cycle is a combination of the Icc Read and Icc Write operating currents. ## FIGURE 4-6: READ STATUS REGISTER COMMAND SEQUENCE # 4.6 Write Status Register (WRSR) Instruction The WRSR instruction allows the user to select one of four levels of protection for the array by writing to the appropriate bits in the STATUS register. The array is divided up into four segments. The user has the ability to write-protect none, one, two, or all four of the segments of the array. The partitioning is controlled as illustrated in Table 4-3. After transmitting the STATUS register data, the master must transmit a NoMAK during the Acknowledge sequence in order to initiate the internal write cycle. Note: The WRSR instruction must be terminated with a NoMAK following the data byte. If a NoMAK is not received at this point, the command will be considered invalid, and the device will go into Idle mode without responding with a SAK or executing the command. TABLE 4-3: ARRAY PROTECTION | BP1 | BP0 | Array Addresses<br>Write-Protected | |-----|-----|------------------------------------| | 0 | 0 | none | | 0 | 1 | upper 1/4<br>(C0h-FFh) | | 1 | 0 | upper 1/2<br>(80h-FFh) | | 1 | 1 | all<br>(00h-FFh) | ## FIGURE 4-7: WRITE STATUS REGISTER COMMAND SEQUENCE ## 4.7 Erase All (ERAL) Instruction The ERAL instruction allows the user to write '0x00' to the entire memory array with one command. Note that the write enable latch (WEL) must first be set by issuing the $\mbox{WREN}$ instruction. Once the write enable latch is set, the user may proceed with issuing a ${\tt ERAL}$ instruction (including the header and device address bytes). Immediately after the NoMAK bit has been transmitted by the master, the internal write cycle is initiated, during which time all words of the memory array are written to '0x00'. The ERAL instruction is ignored if either of the Block Protect bits (BP0, BP1) are not 0, meaning 1/4, 1/2, or all of the array is protected. Note: The ERAL instruction must be terminated with a NoMAK following the command byte. If a NoMAK is not received at this point, the command will be considered invalid, and the device will go into Idle mode without responding with a SAK or executing the command. FIGURE 4-8: ERASE ALL COMMAND SEQUENCE # 4.8 Set All (SETAL) Instruction The SETAL instruction allows the user to write '0xFF' to the entire memory array with one command. Note that the write enable latch (WEL) must first be set by issuing the WREN instruction. Once the write enable latch is set, the user may proceed with issuing a SETAL instruction (including the header and device address bytes). Immediately after the NoMAK bit has been transmitted by the master, the internal write cycle is initiated, during which time all words of the memory array are written to '0xFF'. The SETAL instruction is ignored if either of the Block Protect bits (BP0, BP1) are not '0', meaning 1/4, 1/2, or all of the array is protected. Note: The SETAL instruction must be terminated with a NoMAK following the command byte. If a NoMAK is not received at this point, the command will be considered invalid, and the device will go into Idle mode without responding with a SAK or executing the command. FIGURE 4-9: SET ALL COMMAND SEQUENCE ## 5.0 DATA PROTECTION The following protection has been implemented to prevent inadvertent writes to the array: - The Write Enable Latch (WEL) is reset on powerup - A Write Enable (WREN) instruction must be issued to set the write enable latch - After a write, ERAL, SETAL, or WRSR command, the write enable latch is reset - Commands to access the array or write to the status register are ignored during an internal write cycle and programming is not affected ## 6.0 POWER-ON STATE The 11AA02EXX powers on in the following state: - The device is in low-power Shutdown mode, requiring a low-to-high transition on SCIO to enter Idle mode - · The Write Enable Latch (WEL) is reset - · The internal Address Pointer is undefined - A low-to-high transition, standby pulse and subsequent high-to-low transition on SCIO (the first low pulse of the header) are required to enter the active state TABLE 6-1: WRITE PROTECT FUNCTIONALITY MATRIX | WEL | Protected Blocks | Unprotected Blocks | Status Register | | |-----|------------------|--------------------|-----------------|--| | 0 | Protected | Protected | Protected | | | 1 | Protected | Writable | Writable | | # 7.0 PRE-PROGRAMMED EUI-48™ OR EUI-64™ NODE ADDRESS The 11AA02EXX is programmed at the factory with a globally unique node address stored in the upper 1/4 of the array and write-protected through the STATUS register. The remaining 1,536 bits are available for application use. FIGURE 7-1: MEMORY ORGANIZATION # 7.1 Factory-Programmed Write Protection In order to help guard against accidental corruption of the node address, the BP1 and BP0 bits of the STATUS register are programmed at the factory to '0' and '1', respectively, as shown in the following table: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-----|-----|-----|-----| | Х | Χ | Х | Χ | BP1 | BP0 | WEL | WIP | | _ | _ | _ | _ | 0 | 1 | _ | _ | This protects the upper 1/4 of the array (0xC0 to 0xFF) from write operations. This array block can be utilized for writing by clearing the BP bits with a Write Status Register (WRSR) instruction. Note that if this is performed, care must be taken to prevent overwriting the node address value. # 7.2 EUI-48™ Node Address (11AA02E48) The 6-byte EUI-48™ node address value of the 11AA02E48 is stored in array locations 0xFA through 0xFF, as shown in Figure 7-2. The first three bytes are the Organizationally Unique Identifier (OUI) assigned to Microchip by the IEEE Registration Authority. Currently, Microchip's OUIs are 0x0004A3 and 0x001EC0, though this will change as addresses are exhausted. The remaining three bytes are the Extension Identifier, and are generated by Microchip to ensure a globally-unique, 48-bit value. # 7.2.1 EUI-64™ SUPPORT USING THE 11AA02E48 The pre-programmed EUI-48 node address of the 11AA02E48 can easily be encapsulated at the application level to form a globally unique, 64-bit node address for systems utilizing the EUI-64 standard. This is done by adding 0xFFFE between the OUI and the Extension Identifier, as shown below. Note: As an alternative, the 11AA02E64 features an EUI-64 node address that can be used in EUI-64 applications directly without the need for encapsulation, thereby simplifying system software. See Section 7.3 "EUI-64™ Node Address (11AA02E64)" for details. FIGURE 7-2: EUI-48 NODE ADDRESS PHYSICAL MEMORY MAP EXAMPLE (11AA02E48) **Corresponding EUI-48™ Node Address:** 00-04-A3-12-34-56 Corresponding EUI-64™ Node Address After Encapsulation: 00-04-A3-FF-FE-12-34-56 # 7.3 EUI-64™ Node Address (11AA02E64) The 8-byte EUI-64™ node address value of the 11AA02E64 is stored in array locations 0xF8 through 0xFF, as shown in Figure 7-3. The first three bytes are the Organizationally Unique Identifier (OUI) assigned to Microchip by the IEEE Registration Authority. Currently, Microchip's OUIs are 0x0004A3 and 0x001EC0, though this will change as addresses are exhausted. The remaining five bytes are the Extension Identifier, and are generated by Microchip to ensure a globally-unique, 64-bit value. Note: In conformance with IEEE guidelines, Microchip will not use the values 0xFFFE and 0xFFFF for the first two bytes of the EUI-64 Extension Identifier. These two values are specifically reserved to allow applications to encapsulate EUI-48 addresses into EUI-64 addresses. FIGURE 7-3: EUI-64 NODE ADDRESS PHYSICAL MEMORY MAP EXAMPLE (11AA02E64) Corresponding EUI-64™ Node Address: 00-04-A3-12-34-56-78-90 # 8.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 8-1. TABLE 8-1: PIN FUNCTION TABLE | Name | 3-pin SOT-23 | 8-pin SOIC | Description | |------|--------------|------------|---------------------------------| | SCIO | 1 | 5 | Serial Clock, Data Input/Output | | Vcc | 2 | 8 | Supply Voltage | | Vss | 3 | 4 | Ground | | NC | _ | 1,2,3,6,7 | No Internal Connection | # 8.1 Serial Clock, Data Input/Output (SCIO) SCIO is a bidirectional pin used to transfer commands and addresses into, as well as data into and out of, the device. The serial clock is embedded into the data stream through Manchester encoding. Each bit is represented by a signal transition at the middle of the bit period. ## 9.0 PACKAGING INFORMATION # 9.1 Package Marking Information 3-Lead SOT-23 (11AA02E48) 3-Lead SOT-23 (11AA02E64) | | 1st Line Marking Code | | | |-------------|-----------------------|----------|--| | Part Number | SOT-23 | SOIC | | | | l Temp. | l Temp. | | | 11AA02E48 | E2NN | 11A2E48T | | | 11AA02E64 | AAANNN | 11A2E64T | | **Legend:** XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code e3 Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. te: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057C Sheet 1 of 2 # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |--------------------------|-----------|-------------|----------|------| | Dimension L | | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | 1.27 BSC | | | | Overall Height | Α | ı | i | 1.75 | | Molded Package Thickness | A2 | 1.25 | ı | - | | Standoff § | A1 | 0.10 | İ | 0.25 | | Overall Width | Е | 6.00 BSC | | | | Molded Package Width | E1 | 3.90 BSC | | | | Overall Length | D | 4.90 BSC | | | | Chamfer (Optional) | h | 0.25 | i | 0.50 | | Foot Length | L | 0.40 | i | 1.27 | | Footprint | L1 | | 1.04 REF | | | Foot Angle | $\varphi$ | 0° | i | 8° | | Lead Thickness | С | 0.17 | İ | 0.25 | | Lead Width | b | 0.31 | i | 0.51 | | Mold Draft Angle Top | α | 5° | - | 15° | | Mold Draft Angle Bottom | β | 5° | - | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-057C Sheet 2 of 2 # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | N | ILLIMETER | S | |-------------------------|----|-----|-----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 1.27 BSC | | | Contact Pad Spacing | | | 5.40 | | | Contact Pad Width (X8) | X1 | | | 0.60 | | Contact Pad Length (X8) | | | | 1.55 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2057A # 3-Lead Plastic Small Outline Transistor (TT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | } | |--------------------------|----------|------|-------------|------| | Dimensio | n Limits | MIN | NOM | MAX | | Number of Pins | N | | 3 | | | Lead Pitch | е | | 0.95 BSC | | | Outside Lead Pitch | e1 | | 1.90 BSC | | | Overall Height | Α | 0.89 | _ | 1.12 | | Molded Package Thickness | A2 | 0.79 | 0.95 | 1.02 | | Standoff | A1 | 0.01 | _ | 0.10 | | Overall Width | E | 2.10 | - | 2.64 | | Molded Package Width | E1 | 1.16 | 1.30 | 1.40 | | Overall Length | D | 2.67 | 2.90 | 3.05 | | Foot Length | L | 0.13 | 0.50 | 0.60 | | Foot Angle | ф | 0° | _ | 10° | | Lead Thickness | С | 0.08 | _ | 0.20 | | Lead Width | b | 0.30 | _ | 0.54 | #### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-104B # 3-Lead Plastic Small Outline Transistor (TT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | N | <b>II</b> LLIMETER | S | |-------------------------|--------|------|--------------------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | Е | | 0.95 BSC | | | Contact Pad Spacing | | | 2.30 | | | Contact Pad Width (X3) | Х | | | 0.65 | | Contact Pad Length (X3) | Y | | | 1.05 | | Distance Between Pads | G | 1.25 | | | | Overall Width | Z | | | 3.35 | ## Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2104A # **APPENDIX A: REVISION HISTORY** # **Revision A (12/2008)** Original release of this document. # Revision B (04/2013) Revised AC Char. Max. Parameters 3 and 4; Added 11AA02E64 part. #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. #### CUSTOMER SUPPORT Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com # **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | RE: | Reader Response | |-----|------------------------------------------------------------------------------------------| | | CompanyAddressCity / State / ZIP / Country | | Δnr | Telephone: ( | | | d you like a reply?YN | | Dev | tions: | | | What are the best features of this document? | | 2. | low does this document meet your hardware and software development needs? | | 3. | o you find the organization of this document easy to follow? If not, why? | | 4. | Vhat additions to the document do you think would enhance the structure and subject? | | 5. | Vhat deletions from the document could be made without affecting the overall usefulness? | | 6. | s there any incorrect or misleading information (what and where)? | | 7. | low would you improve this document? | | | | # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO.<br>Device | X<br>Tape & R | — X <u>/XX</u><br> <br>eel Temperature Package<br>Range | |-----------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------| | Device: | 11AA02E | 48 = 2 Kbit, 1.8V UNI/O Serial EEPROM with EUI-48™ Node Identity 64 = 2 Kbit, 1.8V UNI/O Serial EEPROM with EUI-64™ Node Identity | | Tape & Reel: | T =<br>Blank = | rape and recor | | Temperature<br>Range: | I = | -40°C to+85°C(Industrial) | | Package: | SN =<br>TT = | 8-lead Plastic SOIC (3.90 mm body)<br>3-lead SOT 23 (Tape and Reel only) | #### Examples: - a) 11AA02E48T-I/TT = 2 Kbit, 1.8V Serial EEPROM with EUI-48 node identity, Industrial temp. Tane & Reel, SOT-23 package - temp., Tape & Reel, SOT-23 package b) 11AA02E48-I/SN = 2 Kbit, 1.8V Serial EEPROM with EUI-48 node identity, Industrial temp., SOIC package - c) 11AA02E48T-I/SN = 2 Kbit, 1.8V Serial EEPROM with EUI-48 node identity, Industrial temp., Tape & Reel, SOIC package - d) 11AA02E64T-I/TT = 2 Kbit, 1.8V Serial EEPROM with EUI-64 node identity, Industrial temp., Tape & Reel, SOT-23 package - e) 11AA02E64-I/SN = 2 Kbit, 1.8V Serial EEPROM with EUI-64 node identity, Industrial temp., SOIC package - f) 11AA02E64T-I/SN = 2 Kbit, 1.8V Serial EEPROM with EUI-64 node identity, Industrial temp., Tape & Reel, SOIC package NOTES: #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2008-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620771570 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 ## **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/12