#### SY89854U # Precision Low Power 1:4 LVPECL Fanout Buffer/Translator with Internal Termination ### **General Description** The SY89854U is a 2.5V/3.3V precision, high-speed, fully differential 1:4 LVPECL fanout buffer. Optimized to provide four identical output copies with less than 20ps of skew and less than $10ps_{(pp)}$ total jitter, the SY89854U can process clock signals as fast as 2GHz. The differential input includes Micrel's unique, patent pending 3-pin input termination architecture that interfaces to any differential signal (AC or DC-coupled) as small as 100mV (200mVpp) without any level shifting or termination resistor networks in the signal path. For AC-coupled input interface applications, an on-board output reference voltage (VREF-AC) is provided to bias the center-tap (VT) pin. The outputs are 800mV LVPECL, with fast rise/fall times guaranteed to be less than 180ps. The SY89854U operates from a 2.5V $\pm 5\%$ supply or a 3.3V $\pm 10\%$ supply and is guaranteed over the full industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. The SY89854U is part of Micrel's high-speed, Precision Edge product line. All support documentation can be found on Micrel's web site at: www.micrel.com. ### **Typical Applications** Precision Edge #### **Features** - Precision 1:4, LVPECL fanout buffer - Low power: 137mW (2.5V typ) - Guaranteed AC performance over temperature and supply voltage: - DC- to > 2GHz Clock f<sub>MAX</sub> - <340ps $t_{pd}$ - <180ps t<sub>r</sub>/t<sub>f</sub> time - <20ps max. skew</p> - · Ultra-low jitter design: - <1ps<sub>(rms)</sub> random jitter - <10ps<sub>(pp)</sub> deterministic jitter - <10ps<sub>(pp)</sub> total jitter (clock) - Unique patent pending input termination and VT pin accepts DC-coupled and AC-coupled inputs (CML, PECL, LVDS) - Typical 800mV (100k) LVPECL output swing - Power supply 2.5V ±5% or 3.3V ±10% - Industrial temperature range -40°C to +85°C - Available in ultra-small (3mm x 3mm) 16-pin MLF<sup>®</sup> package ### **Applications** - SONET and All GigE clock distribution - Fibre Channel clock and data distribution - · Backplane distribution Precision Edge is a registered trademark of Micrel, Inc. *Micro*LeadFrame and MLF are trademarks of Amkor Technology, Inc. SY89854U Micrel, Inc. ## Ordering Information<sup>(1)</sup> | Part Number | Package Type | Operating<br>Range | Package Marking | Lead<br>Finish | |-----------------------------|--------------|--------------------|--------------------------------------|-------------------| | SY89854UMG | MLF-16 | Industrial | 854U with Pb-free bar-line indicator | Pb-Free<br>NiPdAu | | SY89854UMGTR <sup>(2)</sup> | MLF-16 | Industrial | 854U with Pb-free bar-line indicator | Pb-Free<br>NiPdAu | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at $T_A$ = 25°C, DC Electricals Only. - 2. Tape and Reel. ### **Pin Configuration** 16-Pin MLF® (MLF-16) ## **Pin Description** | Pin Number | Pin Name | Pin Function | |-----------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4 | IN, /IN | Differential Input: This input pair is the signal to be buffered. These inputs accept AC- or DC-coupled differential signals as small as 100mV (200mV <sub>pp</sub> ). Each pin of this pair internally terminates to a VT pin through $50\Omega$ . Note that this input will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. | | 2 | VT | Input Termination Center-Tap: Each side of the differential input pair terminates to this pin. The VT pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. | | 8,13 | VCC | Positive Power Supply. Bypass with $0.1 \mu F \mid 0.01 \mu F$ low ESR capacitors as close to the VCC pin as possible. | | 15, 14<br>12, 11<br>10, 9<br>7, 6 | Q0, /Q0<br>Q1, /Q1<br>Q2, /Q2<br>Q3, /Q3 | Differential 100K LVPECL Output: These LVPECL outputs are the precision, low skew copies of the input signal. Terminate with $50\Omega$ to $V_{CC}$ –2V. Unused output pairs may be left floating with no impact on jitter. See "Output Interface Applications" section. | | 5, 16 | GND,<br>Exposed Pad | Ground. Ground pin and exposed pad must be connected to the same ground plane. | | 3 | VREF-AC | Reference Voltage: This output biases to $V_{\text{CC}}$ –1.2V. It is used when AC coupling the inputs (IN, /IN). Connect $V_{\text{REF-AC}}$ to the VT pin. Bypass VREF-AF pin with a 0.01 $\mu$ F low ESR capacitor to $V_{\text{CC}}$ . Maximum sink/source capability is 1.5mA. See "Input Interface Applications" section for more details. | ## **Functional Block Diagram** ## Absolute Maximum Ratings<sup>(1)</sup> | Supply Voltage ( $V_{CC}$ ) $-0.5V$ t Input Voltage ( $V_{IN}$ ) $-0.5$ | | |-------------------------------------------------------------------------|---------| | LVPECL Output Current (I <sub>OUT</sub> ) | | | Continuous | 50mA | | Surge | . 100mA | | Termination Current <sup>(3)</sup> | | | Source or sink current on V <sub>T</sub> | ±50mA | | Input Current | | | Source or sink current on IN, /IN | ±50mA | | VREF-AC Current <sup>(3)</sup> | | | Source or sink current | ±2mA | | Lead Temperature (soldering, 20sec.) | +260°C | | Storage Temperature (T <sub>s</sub> )–65°C to | ა 150°C | | | | ## Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | +2.375V to +2.625V | |-------------------------------------------|--------------------| | | +3.0V to +3.6V | | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance <sup>(4)</sup> | | | $MLF^{\otimes}(\theta_{JA})$ | | | Still-Air | 60°C/W | | $MLF^{\mathbb{R}}\left(\psi_{JB}\right)$ | | | Junction-to-Board | 38°C/W | | | | ## DC Electrical Characteristics (5) $T_A = -40$ °C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|---------------------------------------------|-------------------------------|----------------------|-----|----------------------|-------| | V <sub>CC</sub> | Power Supply | | 2.375 | 2.5 | 2.625 | V | | | | | 3.0 | 3.3 | 3.6 | V | | Icc | Power Supply Current | No load, max. V <sub>CC</sub> | | 55 | 78 | mA | | R <sub>DIFF_IN</sub> | Differential Input Resistance (IN, /IN) | | 90 | 100 | 110 | Ω | | R <sub>IN</sub> | Input Resistance<br>(IN-to-V <sub>T</sub> ) | | 45 | 50 | 55 | Ω | | $V_{IH}$ | Input High Voltage (IN, /IN) | | V <sub>CC</sub> -1.2 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input Low Voltage<br>(IN, /IN) | | 0 | | V <sub>IH</sub> –0.1 | V | | V <sub>IN</sub> | Input Voltage Swing (IN, /IN) | See Figure 1a. | 0.1 | | 1.7 | V | | $V_{DIFF\_IN}$ | Differential Input Voltage Swing (IN, /IN) | See Figure 1b. | 0.2 | | | V | | V <sub>T_IN</sub> | IN-to-V <sub>T</sub> | | | | 1.28 | V | #### Notes: - 1. Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Due to the limited drive capability use for input of the same package only. - 4. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. $\theta_{JA}$ and $\psi_{JB}$ are calculated based on a 4-layer board in still air, unless otherwise stated. - 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. ## LVPECL Outputs DC Electrical Characteristics<sup>(7)</sup> $V_{CC}$ = +2.5V ±5% or +3.3V ±10%; $T_A$ = -40°C to + 85°C; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|----------------------------------------|----------------|------------------------|------|------------------------|----------| | V <sub>OH</sub> | Output HIGH Voltage Q, /Q | | V <sub>CC</sub> -1.145 | | V <sub>CC</sub> -0.895 | <b>V</b> | | V <sub>OL</sub> | Output LOW Voltage Q, /Q | | V <sub>CC</sub> -1.945 | | V <sub>CC</sub> -1.695 | V | | V <sub>OUT</sub> | Output Voltage Swing Q, /Q | See Figure 1a. | 550 | 800 | | mV | | V <sub>DIFF-OUT</sub> | Differential Output Voltage Swing Q,/Q | See Figure 1b. | 1100 | 1600 | | mV | #### Note: <sup>7.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. SY89854U Micrel, Inc. ### **AC Electrical Characteristics**(8) $V_{CC}$ = +2.5V ±5% or +3.3V ±10%; $T_A$ = -40°C to + 85°C, $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------|--------------------------------------------------------|---------------------------------------|-----|-----|-----|---------------------| | f <sub>MAX</sub> | Maximum Operating Frequency | Clock, V <sub>OUT</sub> ≥ 400mV | 2.0 | 3.5 | | GHz | | | | NRZ Data | | 2.5 | | Gbps | | t <sub>pd</sub> | Propagation Delay (IN-to-Q) | V <sub>IN</sub> ≥ 100mV <sub>pk</sub> | 140 | 220 | 340 | ps | | t <sub>pd</sub><br>Tempco | Differential Propagation Delay Temperature Coefficient | | | 100 | | fs/°C | | t <sub>SKEW</sub> | Output-to-Output Skew | Note 9 | | 4 | 20 | ps | | | Part-to-Part Skew | Note 10 | | | 150 | ps | | | Random Jitter (RJ) | Note 11 | | | 1 | ps <sub>(rms)</sub> | | 4 | Deterministic Jitter (DJ) | Note 12 | | | 10 | ps <sub>(pp)</sub> | | t <sub>Jitter</sub> | Cycle-to-Cycle Jitter | Note 13 | | | 1 | ps <sub>(rms)</sub> | | | Total Jitter | Note 14 | | | 10 | ps <sub>(pp)</sub> | | $t_{r,}$ $t_{f}$ | Output Rise/Fall Time (20% to 80%) | At full output swing. | 50 | 100 | 180 | ps | #### Notes: - 8. High-frequency AC-parameters are guaranteed by design and characterization. - 9. Output-to-output skew is measured between outputs under identical conditions. - 10. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. Part-to-part skew includes variation in tpd. - 11. Random jitter is measured with a K28.7 character pattern, measured at 2.5Gbps. - 12. DJ is measured at 2.5Gbps, with both K28.5 and 2<sup>23</sup> 1 PRBS pattern. - 13. Cycle-to-cycle jitter definition: The variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub> where T is the time between rising edges of the output signal. - 14. Total jitter definition: with an ideal clock input of frequency < f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value. ### **Typical Operating Characteristics** $V_{CC}$ = 2.5V, $V_{IN}$ = 100m $V_{pk}$ , $T_A$ = 25°C, unless otherwise stated. ### **Functional Characteristics** $V_{CC}$ = 2.5V, $V_{IN}$ = 100mV, $T_A$ = 25°C, unless otherwise stated. ## **Single-Ended and Differential Swings** Figure 1a. Singled-Ended Voltage Swing Figure1b. Differential Voltage Swing ## **Timing Diagrams** ## **Input and Output Stages** Figure 2b. Simplified LVPECL Output Stage ## **Input Interface Applications** 3a. LVPECL Interface (DC-Coupled) 3b. LVPECL Interface (AC-Coupled) Option: may connect $V_T$ to $V_{CC}$ 3c. CML Interface (DC-Coupled) 3d. CML Interface (AC-Coupled) 3e. LVDS Interface ## **Output Interface Applications** Note For +2.5V systems, R1 = $250\Omega$ , R2 = $82.5\Omega$ Figure 4a. Parallel Thevenin-Equivalent Termination For +2.5V systems, Rb = $19\Omega$ For +3.3V systems, Rb = $50\Omega$ Figure 4b. Parallel Termination (3-Resistor) ### **Related Product and Support Documentation** | Part Number | Function | Data Sheet Link | |---------------|---------------------------------------------------------------------|------------------------------------------------------| | SY58021U | 4GHz, 1:4 LVPECL Fanout Buffer/Translator with Internal Termination | www.micrel.com/product-info/products/sy58021u.shtml | | | MLF <sup>®</sup> Application Note | www.amkor.com/products/notes_papers/MLF_AppNote.pdf | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | ## 16-Pin MicroLeadFrame® (MLF-16) #### **Package Notes:** - Package meets Level 2 Moisture Sensitivity Classification. - All parts are dry-packaged before shipment. - (3) Exposed pad must be soldered to a ground for proper thermal management. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2005 Micrel, Incorporated.