## I<sup>2</sup>C-Compatible (2-wire) Serial EEPROM 1-Mbit (131,072 x 8) #### **DATASHEET** #### **Features** - Low Voltage and Standard Voltage Operation Available - 1.7V (V<sub>CC</sub> = 1.7V to 5.5V) - 2.5V (V<sub>CC</sub> = 2.5V to 5.5V) - Internally Organized 131,072 x 8 - 2-wire Serial Interface - Schmitt Triggers, Filtered Inputs for Noise Suppression - Bidirectional Data Transfer Protocol - 400kHz (1.7V) and 1MHz (5V, 2.5V) Compatibility - Write Protect Pin for Hardware Data Protection - 256-byte Page Write Mode - Partial Page Writes Allowed - Random and Sequential Read Modes - Self-timed Write Cycle (5ms Max) - High Reliability - Endurance: 1,000,000 Write Cycles - Data Retention: 40 Years - Green Package Options (Pb/Halide-free/RoHS Compliant) - 8-lead JEDEC SOIC, 8-lead EIAJ SOIC, 8-lead TSSOP, and 8-ball WLCSP - Die Sale Options: Wafer Form and Tape and Reel Available #### **Description** The Atmel® AT24CM01 provides 1,048,576 bits of Serial Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 131,072 words of 8 bits each. The device's cascadable feature allows up to four devices to share a common 2-wire bus. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. The devices are available in space-saving 8-lead JEDEC SOIC, 8-lead EIAJ SOIC, 8-lead TSSOP, and 8-ball WLCSP. In addition, the entire family is available in 1.7V (1.7V to 5.5V) and 2.5V (2.5V to 5.5V) versions. ## 1. Pin Configurations and Pinouts | Pin Name | Function | |-----------------|--------------------| | NC | No Connect | | A <sub>1</sub> | Address Input | | A <sub>2</sub> | Address Input | | GND | Ground | | SDA | Serial Data | | SCL | Serial Clock Input | | WP | Write Protect | | V <sub>CC</sub> | Power Supply | Note: Drawings are not to scale. ## 2. Absolute Maximum Ratings\* | Operating Temperature55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on any pin with respect to ground1.0V to +7.0V | | Maximum Operating Voltage 6.25V | | DC Output Current | \*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### 3. Block Diagram ## 4. Pin Description **Serial Clock (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device. **Serial Data (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open drain driven and may be wire-ORed with any number of other open drain or open collector devices. **Device Addresses** ( $A_2$ and $A_1$ ): The $A_2$ and $A_1$ pins are device address inputs that can be hardwired or left not connected for hardware compatibility with other Atmel AT24Cxx devices. When the $A_2$ and $A_1$ pins are hardwired, as many as four 1-Mbit devices may be addressed on a single bus system (See "Device Addressing" on page 9. for more details). If the $A_2$ and $A_1$ pins are left floating, the $A_2$ and $A_1$ pin will be internally pulled down to GND if the capacitive coupling to the circuit board $V_{CC}$ plane is <3pF. If coupling is >3pF, Atmel recommends connecting the $A_2$ and $A_1$ pin to GND. Write Protect (WP): The Write Protect input, when connected to GND, allows normal write operations. When WP is connected high to $V_{CC}$ , all write operations to the memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND if the capacitive coupling to the circuit board $V_{CC}$ plane is <3pF. If coupling is >3pF, Atmel recommends connecting the pin to GND. Switching WP to $V_{CC}$ prior to a write operation creates a software write protect function. Table 4-1. Write Protect | WP Pin Status | Part of the Array Protected | |--------------------|------------------------------| | At V <sub>CC</sub> | Full Array | | At GND | Normal Read/Write Operations | #### 5. **Memory Organization** AT24CM01, 1-Mbit Serial EEPROM: The 1-Mbit is internally organized as 512 pages of 256 bytes each. Random word addressing requires a 17-bit data word address. #### Pin Capacitance 5.1 **Table 5-1.** Pin Capacitance<sup>(1)</sup> Applicable over recommended operating range from $T_A$ = 25°C, f = 1.0MHz, $V_{CC}$ = 5.5V. | Symbol | Test Condition | Max | Units | Conditions | |------------------|-----------------------------------------------------------|-----|-------|-----------------------| | C <sub>I/O</sub> | Input/Output Capacitance (SDA) | 8 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> | Input Capacitance (A <sub>2</sub> , A <sub>1</sub> , SCL) | 6 | pF | V <sub>IN</sub> = 0V | Note: 1. This parameter is characterized and is not 100% tested. #### **DC Characteristics** 5.2 Table 5-2. **DC Characteristics** Applicable over recommended operating range from: $T_{AI}$ = -40°C to +85°C, $V_{CC}$ = 1.7V to 5.5V (unless otherwise noted). | Symbol | Parameter | Test Condit | ion | Min | Тур | Max | Units | |------------------|---------------------------------|----------------------------------------|--------------------------------------|-----------------------|------|-----------------------|-------| | V <sub>CC1</sub> | Supply Voltage,<br>1.7V Option | | | 1.7 | | 5.5 | V | | V <sub>CC2</sub> | Supply Voltage,<br>2.5V Option | | | 2.5 | | 5.5 | V | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> = 5.0V | Read at 400kHz | | | 2.0 | mA | | I <sub>cc</sub> | Supply Current | V <sub>CC</sub> = 5.0V | Write at 400kHz | | | 3.0 | mA | | | | V <sub>CC</sub> = 1.7V | | | | 1.0 | μA | | | Standby Current | V <sub>CC</sub> = 2.5V | $V_{IN} = V_{CC} \text{ or } V_{SS}$ | | | 2.0 | μA | | I <sub>SB</sub> | | V <sub>CC</sub> = 3.6V | \/ =\/ or\/ | | | 3.0 | μA | | | | V <sub>CC</sub> = 5.5V | $V_{IN} = V_{CC} \text{ or } V_{SS}$ | | | 6.0 | μA | | I <sub>LI</sub> | Input Leakage Current | V <sub>IN</sub> = V <sub>CC</sub> or ' | V <sub>SS</sub> | | 0.10 | 3.0 | μA | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> o | or V <sub>SS</sub> | | 0.05 | 3.0 | μΑ | | V <sub>IL</sub> | Input Low Level <sup>(1)</sup> | | | -0.6 | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Level <sup>(1)</sup> | | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL1</sub> | Output Low Level | V <sub>CC</sub> = 1.7V | I <sub>OL</sub> = 0.15mA | | | 0.2 | V | | V <sub>OL2</sub> | Output Low Level | V <sub>CC</sub> = 3.0V | I <sub>OL</sub> = 2.1mA | | | 0.4 | V | Note: 1. $V_{IL}$ min and $V_{IH}$ max are reference only and are not tested. ### 5.3 AC Characteristics Table 5-3. AC Characteristics Applicable over recommended operating range from $T_{Al}$ = -40°C to +85°C, $V_{CC}$ = 1.7V to 5.5V (where applicable), CL = 100pF (unless otherwise noted). Test conditions are listed in Note 2. | | | 1. | 1.7V | | , 5.0V | | |--------------------------|------------------------------------------------------------------------------|------|------|-------|--------|--------------| | Symbol | Parameter | Min | Max | Min | Max | Units | | f <sub>SCL</sub> | Clock Frequency, SCL | | 400 | | 1000 | kHz | | t <sub>LOW</sub> | Clock Pulse Width Low | 1300 | | 400 | | ns | | t <sub>HIGH</sub> | Clock Pulse Width High | 600 | | 400 | | ns | | t <sub>l</sub> | Noise Suppression Time <sup>(1)</sup> | | 100 | | 50 | ns | | t <sub>AA</sub> | Clock Low to Data Out Valid | 50 | 900 | 50 | 550 | ns | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start <sup>(1)</sup> | 1300 | | 500 | | ns | | t <sub>HD.STA</sub> | Start Condition Hold Time | 600 | | 250 | | ns | | t <sub>SU.STA</sub> | Start Condition Set-up Time | 600 | | 250 | | ns | | t <sub>HD.DAT</sub> | Data In Hold Time | 0 | | 0 | | ns | | t <sub>SU.DAT</sub> | Data In Set-up Time | 100 | | 100 | | ns | | t <sub>R</sub> | Inputs Rise Time <sup>(1)</sup> | | 300 | | 300 | ns | | t <sub>F</sub> | Inputs Fall Time <sup>(1)</sup> | | 300 | | 100 | ns | | t <sub>SU.STO</sub> | Stop Condition Set-up Time | 600 | | 250 | | ns | | t <sub>DH</sub> | Data Out Hold Time | 50 | | 50 | | ns | | t <sub>WR</sub> | Write Cycle Time | | 5 | | 5 | ms | | Endurance <sup>(1)</sup> | 25°C, Page Mode, 3.3V | | 1,00 | 0,000 | | Write Cycles | Notes: 1. This parameter is ensured by characterization only. 2. AC measurement conditions: R<sub>L</sub> (connects to V<sub>CC</sub>): 1.3 kΩ (2.5V, 5V), 10 kΩ (1.7V) Input pulse voltages: 0.3 V<sub>CC</sub> to 0.7 V<sub>CC</sub> • Input rise and fall times: ≤ 50ns Input and output timing reference voltages: 0.5 V<sub>CC</sub> ### 6. Device Operation **Clock and Data Transitions:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods. Data changes during SCL high periods will indicate a Start or Stop condition as defined below. Figure 6-1. Data Validity **Start Condition:** A high-to-low transition of SDA with SCL high is a Start condition which must precede any other command. **Stop Condition:** A low-to-high transition of SDA with SCL high is a Stop condition. After a read sequence, the Stop condition will place the EEPROM in a standby power mode. Figure 6-2. Start and Stop Definition **Acknowledge:** All addresses and data words are serially transmitted to and from the EEPROM in eight bit words. The EEPROM sends a zero during the ninth clock cycle to acknowledge that it has received each word. Figure 6-3. Output Acknowledge Standby Mode: The AT24CM01 features a low-power standby mode which is enabled: - Upon power-up. - After the receipt of the Stop condition and the completion of any internal operation. **Software Reset:** After an interruption in protocol, power loss, or system reset, any 2-wire part can be protocol reset by following these steps: - 1. Create a Start condition (if possible). - 2. Clock nine cycles. - 3. Create another Start condition followed by Stop condition as in Figure 6-4. The device should be ready for the next communication after the above steps have been completed. In the event that the device is still non-responsive or remains active on the SDA bus, a power cycle must be used to reset the device. Figure 6-4. Software Reset Figure 6-5. Bus Timing SCL: Serial Clock, SDA: Serial Data I/O Figure 6-6. Write Cycle Timing SCL: Serial Clock, SDA: Serial Data I/O Note: 1. The write cycle time t<sub>WR</sub> is the time from a valid Stop condition of a write sequence to the end of the internal clear/write cycle. ### 7. Device Addressing The 1-Mbit EEPROM requires an 8-bit device address word following a Start condition to enable the chip for a read or write operation (see Figure 7-1 below). The device address word consists of a mandatory '1010' sequence for the first four most significant bits. This is common to all 2-wire EEPROM devices. The 1-Mbit uses the two device address bits, A2 and A1, to allow up to four devices on the same bus. These A2 and A1 bits must compare to the corresponding hardwired input pins, $A_2$ and $A_1$ . The $A_2$ and $A_1$ pins uses an internal proprietary circuit that biases it to a logic low condition if the pin is allowed to float. The seventh bit $(P_0)$ of the device address is a memory page address bit. This memory page address bit is the most significant bit of the data word address that follows. The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. Upon a compare of the device address, the EEPROM will output a zero. If a valid compare is not made, the device will return to a standby state. Figure 7-1. Device Address ### 8. Write Operations **Byte Write:** To select a data word in the 1-Mbit memory requires a 17-bit word address. The word address field consists of the $P_0$ bit in the device address byte, then the most significant word address followed by the least significant word address (Figure 8-1). A write operation requires the $P_0$ bit and two 8-bit data word addresses following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then the part is to receive the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero. The addressing device, such as a microcontroller, then must terminate the write sequence with a Stop condition. At this time the EEPROM enters an internally timed write cycle, $t_{WR}$ , to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (Figure 8-1). Figure 8-1. Byte Write Page Write: The 1-Mbit EEPROM is capable of a 256-byte Page Write. A Page Write is initiated the same way as a Byte Write, but the microcontroller does not send a Stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 255 more data words. The EEPROM will respond with an acknowledge after each data word is received. The microcontroller must terminate the page write sequence with a Stop condition (Figure 8-2) and the internally timed write cycle will begin. The data word address lower 8 bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the internally generated word address, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 256 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten. The address "rollover" during write is from the last byte of the current page to the first byte of the same page. Figure 8-2. Page Write **Acknowledge Polling:** Once the internally timed write cycle has started and the EEPROM inputs are disabled, Acknowledge Polling can be initiated. This involves sending a Start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero, allowing a new read or write sequence to be initiated. **Data Security:** The AT24CM01 has a hardware data protection scheme that allows the user to write protect the entire memory when the WP pin is at $V_{CC}$ . ### 9. Read Operations Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations: Current Address Read, Random Address Read, and Sequential Read. **Current Address Read:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the $V_{CC}$ to the part is maintained. The address "rollover" during read is from the last byte of the last page, to the first byte of the first page of the memory. Once the device address with the read/write select bit set to one is input and acknowledged by the EEPROM, the current address data word is serially clocked out on the SDA line. The microcontroller does not respond with a zero but does generate a following Stop condition. Figure 9-1. Current Address Read Random Read: A Random Read requires an initial byte write sequence to load in the data word address. This is known as a "dummy write" operation. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another Start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word on the SDA line. The microcontroller does not respond with a zero but does generate a following Stop condition. Figure 9-2. Random Read **Sequential Read:** Sequential Reads are initiated by either a Current Address Read or a Random Read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The Sequential Read operation is terminated when the microcontroller does not respond with a zero, but does generate a following Stop condition. Figure 9-3. Sequential Read ## 10. Ordering Code Detail # 11. Part Markings ### **AT24CM01: Package Marking Information** Note 1: designates pin 1 Note 2: Package drawings are not to scale | Catalog N | umber Trunca | tion | | | | |-------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------|----------------------------------------|--------------------------------------------------------------|---------------------------------------------| | AT24CM01 | | | | Truncation Code ###: 2G | | | Date Code | es | | | | Voltages | | Y = Year<br>4: 2014<br>5: 2015<br>6: 2016<br>7: 2017 | 8: 2018<br>9: 2019<br>0: 2020<br>1: 2021 | M = Month A: January B: Februar L: Decemb | y | WW = Work Week of Assembly 02: Week 2 04: Week 4 52: Week 52 | % = Minimum Voltage D: 2.5V min M: 1.7V min | | Country of Assembly Lot Number | | ımber | Grade/Lead Finish Material | | | | | | AAA | A = Atmel Wafer Lot Number | H: Industrial/NiPdAu<br>U: Industrial/Matte Tin/SnAgCu | | | Trace Cod | е | | | | Atmel Truncation | | XX = Trace Code (Atmel Lot Numbers Correspond to Code) Example: AA, AB YZ, ZZ | | | AT: Atmel<br>ATM: Atmel<br>ATML: Atmel | | | 12/12/14 | Atmel | TITLE | DRAWING NO. | REV. | |----------------------------------------------------|------------------------------------------------|-------------|------| | Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com | 24CM01SM, AT24CM01 Package Marking Information | 24CM01SM | F | # 12. Ordering Information | | | | | Delivery Informat | | Operation | | | | | | | | |--------------------------------|----------------------------------------|------------|-----------------|-------------------|------------------|----------------|-------------|---------------------------|---------------|----------------|--|--------------|---------------| | Atmel Ordering Code | Lead Finish | Package | Voltage | Form | Quantity | Range | | | | | | | | | AT24CM01-SSHM-B | | | 1.7V to 5.5V | Bulk (Tubes) | 100 per Tube | | | | | | | | | | AT24CM01-SSHM-T | | 004 | 1.7 v to 5.5 v | Tape and Reel | 4,000 per Reel | | | | | | | | | | AT24CM01-SSHD-B | | 8S1<br>8S2 | 2 5 1 4 2 5 5 1 | Bulk (Tubes) | 100 per Tube | | | | | | | | | | AT24CM01-SSHD-T | | | 2.5V to 5.5V | Tape and Reel | 4,000 per Reel | | | | | | | | | | AT24CM01-SHM-B | NiPdAu<br>(Lead-free/Halogen-free) 8S2 | | 4.7\/ to 5.5\/ | Bulk (Tubes) | 95 per Tube | | | | | | | | | | AT24CM01-SHM-T | | | 882 | 8S2 | 000 | 000 | 000 | 1.7V to 5.5V | Tape and Reel | 2,000 per Reel | | | | | AT24CM01-SHD-B | | | | | 2 5 // 40 5 5 // | Bulk (Tubes) | 95 per Tube | Industrial<br>Temperature | | | | | | | AT24CM01-SHD-T | | | | | | | | | | | | 2.5V to 5.5V | Tape and Reel | | AT24CM01-XHM-B | | 8X | | 4 7) / +- 5 5) / | Bulk (Tubes) | 100 per Tube | | | | | | | | | AT24CM01-XHM-T | | | 1.7V to 5.5V | Tape and Reel | 5,000 per Reel | | | | | | | | | | AT24CM01-XHD-B | | | 67 | 2 5 1 4 2 5 5 1 | Bulk (Tubes) | 100 per Tube | | | | | | | | | AT24CM01-XHD-T | | | | 2.5V to 5.5V | Tape and Reel | 5,000 per Reel | | | | | | | | | AT24CM01-UUM-T <sup>(1)</sup> | SnAgCu<br>(Lead-free/Halogen-free) | 8U-6 | 1.7V to 5.5V | Tape and Reel | 5,000 per Reel | | | | | | | | | | AT24CM01-WWU11M <sup>(2)</sup> | N/A | Wafer Sale | | No | te 2 | | | | | | | | | Notes: 1. WLCSP Package — CAUTION: Exposure to ultraviolet (UV) light can degrade the data stored in the EEPROM cells. Therefore, customers who use a WLCSP product must ensure that exposure to ultraviolet light does *not* occur. 2. For wafer sales, please contact Atmel Sales. | | Package Type | |------|-------------------------------------------------------------------| | 8S1 | 8-lead, 0.150" wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | 8S2 | 8-lead, 0.208" wide, Plastic Gull Wing Small Outline (EIAJ SOIC) | | 8X | 8-lead, 4.4mm body, Plastic Thin Shrink Small Outline (TSSOP) | | 8U-6 | 8-ball, 3x5 Grid Array, Wafer Level Chip Scale (WLCSP) | # 13. Packaging Information #### 13.1 8S1 — 8-lead JEDEC SOIC **TOP VIEW** SIDE VIEW Notes: This drawing is for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. **END VIEW** COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | Α | 1.35 | _ | 1.75 | | | A1 | 0.10 | _ | 0.25 | | | b | 0.31 | _ | 0.51 | | | С | 0.17 | _ | 0.25 | | | D | 4.80 | _ | 5.05 | | | E1 | 3.81 | _ | 3.99 | | | Е | 5.79 | _ | 6.20 | | | е | | 1.27 BSC | , | | | L | 0.40 | _ | 1.27 | | | Ø | 0° | _ | 8° | | 6/22/11 **Atmel** Package Drawing Contact: packagedrawings@atmel.com **TITLE**8S1, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC) GPC SWB DRAWING NO. REV. 3 8S1 G #### 13.2 8S2 — 8-lead EIAJ SOIC ### **TOP VIEW** ### SIDE VIEW - Notes: 1. This drawing is for general information only; refer to EIAJ Drawing EDR-7320 for additional information. - Mismatch of the upper and lower dies and resin burrs aren't included. - 3. Determines the true geometric position. - 4. Values b,C apply to plated terminal. The standard thickness of the plating layer shall measure between 0.007 to .021 mm. ### **END VIEW** #### COMMON DIMENSIONS (Unit of Measure = mm) | MIN | NOM | MAX | NOTE | |------|--------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.70 | | 2.16 | | | 0.05 | | 0.25 | | | 0.35 | | 0.48 | 4 | | 0.15 | | 0.35 | 4 | | 5.13 | | 5.35 | | | 5.18 | | 5.40 | 2 | | 7.70 | | 8.26 | | | 0.51 | | 0.85 | | | 0° | | 8° | | | | 1.27 BSC | | 3 | | | 1.70<br>0.05<br>0.35<br>0.15<br>5.13<br>5.18<br>7.70<br>0.51<br>0° | 1.70<br>0.05<br>0.35<br>0.15<br>5.13<br>5.18<br>7.70<br>0.51 | 1.70 2.16 0.05 0.25 0.35 0.48 0.15 0.35 5.13 5.35 5.18 5.40 7.70 8.26 0.51 0.85 0° 8° | 11/10/14 ### **Atmel** Package Drawing Contact: packagedrawings@atmel.com #### TITLE **8S2**, 8-lead, 0.208" Body, Plastic Small Outline Package (EIAJ) | GPC | DRAWING | |-----|---------| | STN | 8S2 | **NING NO. REV.** 8S2 G #### 13.3 8X — 8-lead TSSOP Side View - Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15mm (0.006in) per side. - 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25mm (0.010in) per side. - Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07mm. - 5. Dimension D and E1 to be determined at Datum Plane H. **COMMON DIMENSIONS** (Unit of Measure = mm) | ( | | , | | |------|-------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | MIN | NOM | MAX | NOTE | | 1 | - | 1.20 | | | 0.05 | - | 0.15 | | | 0.80 | 1.00 | 1.05 | | | 2.90 | 3.00 | 3.10 | 2, 5 | | | 6.40 BSC | | | | 4.30 | 4.40 | 4.50 | 3, 5 | | 0.19 | 0.25 | 0.30 | 4 | | | 0.65 BSC | | | | 0.45 | 0.60 | 0.75 | | | | 1.00 REF | | | | 0.09 | - | 0.20 | | | | -<br>0.05<br>0.80<br>2.90<br>4.30<br>0.19 | 0.05 - 0.80 1.00 2.90 3.00 6.40 BSC 4.30 4.40 0.19 0.25 0.65 BSC 0.45 0.60 1.00 REF | 1.20 0.05 - 0.15 0.80 1.00 1.05 2.90 3.00 3.10 6.40 BSC 4.30 4.40 4.50 0.19 0.25 0.30 0.65 BSC 0.45 0.60 0.75 1.00 REF | 2/27/14 **Atmel** Package Drawing Contact: packagedrawings@atmel.com TITLE 8X, 8-lead 4.4mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) GPC DRAWING NO. REV. **TNR** 8X Ε ### 13.4 8U-6 — 8-ball WLCSP Pin Assignment Matrix | | Α | В | С | D | Е | |---|-----------------|-----|----|----|-----| | 1 | V <sub>cc</sub> | | WP | | NC | | 2 | | SCL | | A1 | | | 3 | SDA | | A2 | | GND | #### COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | TYP | MAX | NOTE | |--------|---------------------------|-------------|------------|------| | А | 0.460 | 0.499 | 0.538 | | | A1 | 0.164 | - | 0.224 | | | A2 | 0.280 | 0.305 | 0.330 | | | E | Contac | ct Atmel fo | or details | | | е | | 0.866 | | | | e2 | | 0.500 | | | | d | | 1.000 | | | | d2 | | 0.500 | | | | D | Contact Atmel for details | | | | | b | 0.239 | 0.269 | 0.299 | | 4/25/13 | Atmel | TITLE<br>8U-6, 8-ball (3x5 Array) Wafer Level Chip Scale | GPC | DRAWING NO. | REV. | | |----------------------------------------------------|----------------------------------------------------------|-----|-------------|------|--| | Package Drawing Contact: packagedrawings@atmel.com | Package (WLCSP) | GHZ | 8U-6 | В | | <sup>\*</sup> Dimensions are NOT to scale. # 14. Revision History | Doc. No. | Date | Comments | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8821F | 01/2015 | Update the ordering information section, part markings, and the 8X and 8S2 package outline drawings. | | 8821E | 03/2013 | Update document status from preliminary to complete. Correct WLCSP pinout. Update footers and disclaimer page. | | 8812D | 01/2013 | Correct TSSOP pin label 7 to WP. | | 8812C | 12/2012 | Add WLCSP package. Update part markings. Update pinout diagram. Update part markings. Correct Byte Write figure from second typo error to first word address. Update Sequential Read figure. | | 8812B | 07/2012 | Correct ordering code: - AT24CM01-WWU-11, Die Sale to AT24CM01-WWU11M, Wafer Sale. Update Atmel logos and disclaimer page. | | 8812A | 05/2012 | Initial document release. | **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 F: (+1)(408) 436.4200 www.atmel.com © 2015 Atmel Corporation. / Rev.: Atmel-8812F-SEEPROM-AT24CM01-Datasheet\_012015. Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.