

# FSA832 — USB 2.0 High-Speed (480 Mbps) Charger Detection IC with Isolation Switch

### Features

| USB Detection                           | USB Battery Charging Rev. 1.2<br>Supports Data Contact Detect (DCD)<br>Dead Battery Provision (DBP)<br>with 30-Minute Timer |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Proprietary Charger and Other Detection | 2.7 V / 2.0 V on DP/DM<br>DP/DM Floating<br>PS/2 Port Detection                                                             |
| Switch Type                             | Isolation Switch Closes for<br>Charging Downstream Port (CDP)<br>Standard Downstream Port (SDP)                             |
| V <sub>BUS</sub>                        | 28 V Over-Voltage Tolerance<br>-2 V Under-Voltage Tolerance                                                                 |
| Package                                 | 10-Lead MicroPak™<br>1.6 x 2.1 mm, 0.5 mm Pitch                                                                             |
| Ordering<br>Information                 | FSA832L10X                                                                                                                  |

# Description

The FSA832 is a charger detection IC with an integrated isolation switch for use with micro/mini USB port. The FSA832 detects USB battery chargers and is compliant with USB Battery Charging Specification, Rev 1.2 (BC1.2).

The FSA832 also detects proprietary chargers that pull the USB data lines HIGH (2.7 V / 2.0 V), floating data lines, and PS/2 ports. The device determines if a charger, either through a Dedicated Charging Port (DCP) or Charging Downstream Port (CDP), is connected or if a typical PC host, a Standard Downstream Port (SDP), is connected. The FSA832 conforms to all the constraints for the Dead Battery Provision (DBP) within the BC1.2 specification, including a 30-minute timer that cannot exceed 45 minutes per BC1.2.

# Applications

 MP3, Mobile Internet Device (MID), Cell Phone, PDA, Digital Camera, Notebook, and Netbook

# **Typical Application**





# © 2013 Fairchild Semiconductor Corporation

GND

DP CON

DM CON

CHG DET

SW\_OPEN

CHG AL N

GOOD BAT

Input Pin

Note:

1

Status Outputs

Ground

battery).

Output voltage conditions are LOW =  $V_{OL}$  and HIGH =  $V_{OH}$ .

Hi-Z=switch open).

Connected to the USB connector D+ pin

Connected to the USB connector D- pin

Hi-Z=V<sub>BUS</sub> is not at a valid voltage).

6

7

8

10

1

4

5

CMOS push/pull output connected to charger IC to indicate if a charger has been detected

CMOS open-drain output pin (LOW=V<sub>BUS</sub> is valid and charge is allowed to be drawn from V<sub>BUS</sub>.

Input that indicates if the battery is a good battery or a dead battery ( $V_{II}$  = dead battery;  $V_{III}$  = good

(LOW=charger not detected; HIGH=proprietary charger, DCP, or CDP charger detected). Open-drain output pin; requires pull-up resistor to I/O voltage supply (LOW=switch closed;

#### Table 1. Functionality

| Device Detected                                                                                                                                                                                                         | GOOD_<br>BAT | SW_OP<br>EN | CHG<br>AL_N | CHG_<br>DET    | DP_HOST | DM_HOST | DP_CON                             | DM_CON              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|----------------|---------|---------|------------------------------------|---------------------|
| DCP                                                                                                                                                                                                                     | Х            | Hi-Z        | LOW         | HIGH           | Hi-Z    | Hi-Z    | V <sub>DP_SRC</sub> <sup>(2)</sup> | Hi-Z <sup>(2)</sup> |
| Proprietary Charger                                                                                                                                                                                                     | Х            | Hi-Z        | LOW         | HIGH           | Hi-Z    | Hi-Z    | Hi-Z                               | Hi-Z                |
| CDP                                                                                                                                                                                                                     | HIGH         | LOW         | LOW         | HIGH           | DP_CON  | DM_CON  | DP_HOST                            | DM_HOST             |
| CDP                                                                                                                                                                                                                     | LOW          | Hi-Z        | LOW         | HIGH           | Hi-Z    | Hi-Z    | V <sub>DP_SRC</sub>                | Hi-Z                |
| PS/2 Ports <sup>(3)</sup>                                                                                                                                                                                               | Х            | Hi-Z        | LOW         | LOW            | Hi-Z    | Hi-Z    | Hi-Z                               | Hi-Z                |
| SDP                                                                                                                                                                                                                     | HIGH         | LOW         | LOW         | LOW            | DP_CON  | DM_CON  | DP_HOST                            | DM_HOST             |
| SDP                                                                                                                                                                                                                     | LOW          | Hi-Z        | LOW         | LOW            | Hi-Z    | Hi-Z    | V <sub>DP_SRC</sub>                | Hi-Z                |
| SDP, CDP, or DCP plugged<br>in and after 30-minute timer<br>expires                                                                                                                                                     | LOW          | Hi-Z        | Hi-Z        | LOW            | Hi-Z    | Hi-Z    | Hi-Z                               | Hi-Z                |
| V <sub>BUS</sub> < V <sub>BUS</sub> valid to V <sub>BUS</sub> ><br>V <sub>BUS</sub> valid operation prior to<br>completing detection of<br>SDP, CDP, or DCP. Upon<br>detection, all outputs switch<br>as in rows above. | x            | Hi-Z        | Hi-Z        | Hi-Z to<br>LOW | Hi-Z    | Hi-Z    | Hi-Z                               | Hi-Z                |

#### Note:

 Hi-Z is the internal state of DM\_CON. Since a DCP has been detected, DM\_CON is shorted to DP\_CON externally and DM\_CON is shorted to V<sub>DP\_SRC</sub>. V<sub>DP\_SRC</sub> is not put on DP\_CON for proprietary chargers.

3. DP\_CON and DM\_CON are pulled to V<sub>BUS</sub> through a resistor by the PS/2 port when it is connected to the FSA832.

### **Functional Description**

#### Data Contact Detect (DCD)

DCD relies on the D+ and D- lines being present. DCD waits until the internal timeout  $t_{DCD_TOUT}$  has expired in the following cases:

- If a charger does not have a D+ pin on the USB connector;
- If the D+ pin is not shorted to D- pin on the connector,
- If D+ is pulled up to a supply; or
- If D+ does not have a sufficient path to ground to defeat a pull-up IDP\_SRC (I<sub>DP\_SRC</sub>) current source.

The FSA832 proceeds with charger detection even though it is unlikely that a charger is present. If there is no charge, the algorithm reports an SDP and closes the switch. If a device is pulling D+ HIGH, this voltage presents itself to the USB transceiver or Physical Layer Interface (PHY) block within a System on Chip (SoC) after the switch is closed.

If the DCD timeout is insufficient and the PHY block is so equipped, DCD and the charging algorithm can be repeated in the PHY block. The stipulation is that the total time from V<sub>BUS</sub> valid to USB transceiver connection with a 1.5 k $\Omega$  pullup to 3.3 V must be one (1) second, per USB 2.0 standards, provided the portable device does not have a dead battery.

### CHG\_AL\_N Output and Output Timing

CHG\_AL\_N output indicates that charge is allowed to be drawn from V<sub>BUS</sub> when CHG\_AL\_N is LOW. When the FSA832 first powers up and prior to detection, the CHG\_AL\_N pin can follow V<sub>BUS</sub> up to 28 V, which is the

absolute maximum V<sub>BUS</sub> voltage allowed. Whenever V<sub>BUS</sub> is at GND, the FSA832 is completely off and the switches and all I/Os are in the Hi-Z state. When V<sub>BUS</sub> climbs above the valid V<sub>BUS</sub> threshold, detection occurs automatically and CHG\_DET, SW\_OPEN, and CHG\_AL\_N all simultaneously switch to the states indicated in Table 1 if GOOD\_BAT is HIGH (see Dead Battery Provision description for GOOD\_BAT = LOW).

#### **Dead Battery Provision**

BC1.2 and USB 2.0 allow a portable device (defined as a device with a battery) with a dead battery to take a maximum of 100 mA from the USB  $V_{BUS}$  line for a maximum of 45 minutes as long as the portable device forces the D+ line to  $V_{DP\_SRC}$ . The FSA832 starts detection when  $V_{BUS}$  crosses the  $V_{BUSVLD}$  threshold and, if it detects a CDP or SDP and GOOD\_BAT is HIGH, automatically closes the switch and does not force the DP\_CON pin to  $V_{DP\_SRC}$ .

Once charger detection is complete, the FSA832 starts a 30minute timer and forces the DP\_CON pin to V<sub>DP\_SRC</sub> until the timer elapses. During the 30-minute period; if GOOD\_BAT is LOW, V<sub>DP\_SRC</sub> is applied to DP\_CON and the D+/D- switches are opened. If GOOD\_BAT is HIGH, V<sub>DP\_SRC</sub> is not applied to DP\_CON and the D+/D- switches are closed. If GOOD\_BAT is LOW when the 30-minute timer expires; regardless of whether a proprietary charger, SDP, CDP, or DCP was previously detected; the FSA832 removes V<sub>DP\_SRC</sub> from DP\_CON and forces CHG\_DET LOW and CHG\_AL\_N to Hi-Z (SW\_OPEN remains in Hi-Z). To exit this fault condition, remove V<sub>BUS</sub>, wait for all the V<sub>BUS</sub> Printed Circuit Board (PCB) capacitance to discharge, and re-apply  $V_{\text{BUS}}.$  Table 1 provides the functionality of the pins when the timer expires.

When GOOD\_BAT is HIGH and the battery is removed from the portable device while  $V_{BUS}$  is valid, bringing GOOD\_BAT LOW; the FSA832 opens the isolation switches on DP\_CON and DM\_CON and forces the DP\_CON pin to  $V_{DP\_SRC}$ . In this scenario, the timer generally expires because the SoC does not have a supply to bring GOOD\_BAT HIGH unless the battery that was removed is re-inserted within 30 minutes after the USB plug is inserted.

If an SDP or CDP is inserted with GOOD\_BAT HIGH during the 30-minute timer; then GOOD\_BAT changes to LOW, SW\_OPEN changes to Hi-Z, and the counter continues counting until the 30 minutes expires. If GOOD\_BAT then returns to HIGH, SW\_OPEN changes to LOW and finishes out the 30-minute time.

GOOD\_BAT has an internal pull-down resistor to ensure it is LOW when the SoC is powered down. This input is designed to have very V<sub>IH</sub> interface with low-voltage SoCs driven with 1.2 V supplies. GOOD\_BAT can be connected to the processor supply voltage becauses the processor should wake up whenever V<sub>BUS</sub> is turned on.

#### **Proprietary Chargers**

Chargers pulling the USB data line DM\_CON HIGH to 2.0 V or 2.7 V and data line DP\_CON HIGH to 2.0 V or 2.7 V are detected by the FSA832 and reported proprietary chargers with a higher charge current allowed. Other chargers that float the DP/DM lines are also detected as a proprietary by means of float detection. This allows a proprietary charger with floating DP/DM to benefit from higher charge current.

#### **PS/2** Port

Mice and keyboards utilizing the PS/2 port interface pull the clock and data pins of the PS/2 connector HIGH to VBUS through a resistive pull-up. When the PS/2 device is adapted to a USB interface, the clock and data pins are translated to the DP\_CON and DM\_CON lines of the USB connector, respectively.

The benefit of detecting the PS/2 port as a separate device is the ability to limit the current that can be drawn from the bus, thus protecting the PS/2 port. Once the PS/2 port is detected, the DP\_HOST and DM\_HOST switches remain open to protect the USB PHY connected to DP\_HOST and DM\_HOST from voltages as high as  $V_{BUS}$ .

### **Ground Drops**

When a DCP is detected,  $V_{DP\_SRC}$  is forced on DP\_CON provided GOOD\_BAT is HIGH or GOOD\_BAT is LOW and the DBP timer has not expired. When ~1.5 A is flowing into  $V_{BUS}$  and GND lines of the USB cable, the current can create substantial ground drops that lift the ground of the portable device. This drop adds to the voltage at the DP\_CON pin as seen from the DCP D+ pin. For the maximum ground drop of 375 mV specified in the BC1.2 specification and for the maximum  $V_{DP\_SRC}$  of 0.7 V; the voltage as seen by the DCP would be 1.075 V. Smart DCPs that rely on this voltage detection to determine attach and detach detection need to take this into account.

### **V**<sub>BUS</sub> Tolerance

When  $V_{\text{BUS}}$  rises, an internal Power-On Reset (POR) detects this voltage and prepares the FSA832 for charger detection.

 $V_{\text{BUS}}$  voltages up to 28 V can be tolerated by the  $V_{\text{BUS}}$  pin.  $V_{\text{BUS}}$  can tolerate voltages up to -2 V for cases where a charger is plugged in backwards.

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           |                                              | Parameter                                    |          |      |      |    |
|------------------|----------------------------------------------|----------------------------------------------|----------|------|------|----|
| V <sub>BUS</sub> | Voltage from USB Conne                       |                                              | -2       | 28   | V    |    |
| V <sub>SW</sub>  | USB Switch I/O Voltage (                     | OST)                                         | -0.5     | 6.0  | V    |    |
| I <sub>SW</sub>  | USB Switch Current (DP                       | CON to DP_HOST, DM_CON to DM_H               | OST)     | -30  | +30  | mA |
| V <sub>I/O</sub> | Voltage from GOOD_BA                         | F, CHG_AL_N, CHG_DET and SW_OPE              | EN I/Os  | -0.5 | 6.0  | V  |
| V <sub>CA</sub>  | Voltage from CHG_AL_N                        |                                              | -0.5     | 28.0 | V    |    |
| I <sub>I/O</sub> | CHG_AL_N, CHG_DET a                          | -5                                           | +5       | mA   |      |    |
| T <sub>STG</sub> | Storage Temperature Ra                       | -65                                          | +150     | °C   |      |    |
| TJ               | Maximum Junction Temp                        |                                              | +150     | °C   |      |    |
| TL               | Lead Temperature (Solde                      | ering, 10 Seconds)                           |          |      | +260 | °C |
|                  |                                              |                                              | Air Gap  |      | 15   |    |
| FOD              | IEC 61000-4-2 System                         | USB Pins (DP_CON, DM_CON, V <sub>BUS</sub> ) | Contact  |      | 8    | kV |
| ESD              | Human Body Model, JEDEC JESD22-A114 All Pins |                                              |          |      | 6    | κV |
|                  | Charged Device Model, J                      | EDEC JESD22-C101                             | All Pins |      | 1    |    |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol           | Parameter                           |  | Max. | Unit |
|------------------|-------------------------------------|--|------|------|
| V <sub>BUS</sub> | V <sub>BUS</sub> Input HIGH Voltage |  | 6    | V    |
| Vsw              | Switch I/O Voltage for USB Path     |  | 3.6  | V    |
| T <sub>A</sub>   | Operating Temperature               |  | +85  | °C   |

| FSA832 —         |
|------------------|
| 32 — USB2.0 H    |
| ligh-Spee        |
| d (480 Mbps)     |
| ) Charger        |
| Detector with It |
| S                |
| plation Switch   |

# **DC Electrical Characteristics**

Unless otherwise indicated,  $V_{BUS}$ =4 V to 6 V and  $T_A$ =-40 to +85°C. Typical values are at  $T_A$ =25°C unless otherwise specified.

| Symbol               | Parameter                                                                                                                                                   | Condition                                                                                                                                                                                                                                                | Min. | Тур. | Max. | Uni |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----|
| Status O             | utputs                                                                                                                                                      |                                                                                                                                                                                                                                                          |      |      |      |     |
| V <sub>OHCD</sub>    | Output HIGH Voltage (CHG_DET)                                                                                                                               | I <sub>OH</sub> =-2 mA                                                                                                                                                                                                                                   | 2.0  |      |      | V   |
| Vol                  | Output LOW Voltage (CHG_DET,<br>CHG_AL_N, SW_OPEN)                                                                                                          | I <sub>OL</sub> =2 mA                                                                                                                                                                                                                                    |      |      | 0.4  | v   |
| t <sub>DIFF</sub>    | Skew Between Any Output (CHG_DET,<br>CHG_AL_N, SW_OPEN) Switching<br>Relative to Other Outputs Switching                                                    | I <sub>I/O</sub> =±2 mA, CHG_AL_N=20 kΩ to<br>5 V, SW_OPEN=10 kΩ to 1.8 V                                                                                                                                                                                |      |      | 100  | ns  |
| V <sub>BUS</sub> Pin |                                                                                                                                                             |                                                                                                                                                                                                                                                          |      |      |      |     |
| VBUS <sub>VLD</sub>  | V <sub>BUS</sub> Valid Detection Threshold <sup>(4)</sup>                                                                                                   |                                                                                                                                                                                                                                                          | 0.8  |      | 4.0  | V   |
| I <sub>BUSIN</sub>   | V <sub>BUS</sub> Input Leakage                                                                                                                              | V <sub>BUS</sub> =0 V to 0.8 V                                                                                                                                                                                                                           |      |      | 3    | μA  |
| I <sub>VBUSACT</sub> | V <sub>BUS</sub> Active Mode Average Current                                                                                                                | USB Path Active, USB Switch Closed<br>After Charger Detection                                                                                                                                                                                            |      |      | 250  | μA  |
| t <sub>оит</sub>     | Time from V <sub>BUS</sub> Valid Asserted to<br>CHG_DET, CHG_AL_N and SW_OPEN<br>Outputs Valid for BC1.2 Standard<br>Accessory Detection (SDP, DCP, or CDP) | DP_CON Pulled Down to GND with 15 k $\Omega$ ; All Voltages Forced on V <sub>BUS</sub> , DP_CON, DM_CON, and GND simultaneously                                                                                                                          |      |      | 250  | ms  |
| Switch C             | haracteristics                                                                                                                                              |                                                                                                                                                                                                                                                          |      |      |      |     |
| I <sub>OFF</sub>     | Power Off Leakage Current                                                                                                                                   | USB Path $V_{BUS}$ =0 V, $V_{SW}$ =0 V or 3.6 V, Figure 4                                                                                                                                                                                                |      |      | 10   | μA  |
| R <sub>ONUSB</sub>   | High-Speed USB Range Switch On Resistance <sup>(4)</sup>                                                                                                    | $\label{eq:V_DP_CON} \begin{array}{c} V_{\text{DP}\_\text{CON}} / V_{\text{DM}\_\text{CON}} \!\!= \!\! 0 \ V, \ \! 0.4 \ V; \\ I_{\text{ON}} \!\!= \!\! 8 \ \text{mA}; \ \text{Figure 3}; \ V_{\text{BUS}} \!\!= \!\! 4 \ V \ to \ \! 6 \ V \end{array}$ |      | 4.5  | 6.0  | Ω   |
| Control I            | nput                                                                                                                                                        |                                                                                                                                                                                                                                                          |      |      |      |     |
| VIH                  | Input HIGH Voltage (GOOD_BAT)                                                                                                                               |                                                                                                                                                                                                                                                          | 1.1  |      |      | V   |
| VIL                  | Input LOW Voltage (GOOD_BAT)                                                                                                                                |                                                                                                                                                                                                                                                          |      |      | 0.5  | V   |
| R <sub>PD</sub>      | Pull-Down Resistance (GOOD_BAT)                                                                                                                             |                                                                                                                                                                                                                                                          | 1    |      |      | M   |
| I <sub>IN</sub>      | Input Leakage Current (GOOD_BAT)                                                                                                                            | V <sub>BUS</sub> =5 V, GOOD_BAT=0 V to 4.4 V                                                                                                                                                                                                             |      |      | 10   | μA  |
| I <sub>IOFF</sub>    | Off-State Leakage Current (GOOD_BAT)                                                                                                                        | V <sub>BUS</sub> =0 V, GOOD_BAT=0 V to 4.4 V                                                                                                                                                                                                             |      |      | 10   | μA  |
| t <sub>DBP</sub>     | Dead Battery Provision (DBP) Timer                                                                                                                          |                                                                                                                                                                                                                                                          | 15   | 30   | 45   | mi  |
| t <sub>GB</sub>      | Time from GOOD_BAT Asserted to SW_O and Meet the $R_{\text{ONUSB}}$ Specification                                                                           | PEN De-Asserted, Switches Closed                                                                                                                                                                                                                         |      |      | 30   | m   |
| t <sub>DB</sub>      | Time from GOOD_BAT De-asserted to SW                                                                                                                        | _OPEN Asserted, Switches Opened                                                                                                                                                                                                                          |      |      | 65   | m   |
| Battery C            | Charger Detection Parameters from B                                                                                                                         | C1.2 Specification                                                                                                                                                                                                                                       |      |      |      | -   |
| V <sub>DAT_REF</sub> | Data Detect Voltage                                                                                                                                         | 0.25                                                                                                                                                                                                                                                     |      | 0.40 | V    |     |
| V <sub>DM_SRC</sub>  | D- Source Voltage <sup>(5)</sup>                                                                                                                            | 0.5                                                                                                                                                                                                                                                      |      | 0.7  | V    |     |
| V <sub>DP_SRC</sub>  | D+ Source Voltage <sup>(5)</sup>                                                                                                                            | 0.5                                                                                                                                                                                                                                                      |      | 0.7  | V    |     |
| V <sub>LGC</sub>     | Logic Threshold                                                                                                                                             |                                                                                                                                                                                                                                                          |      |      | 2.0  | V   |
| I <sub>DM_SINK</sub> | D- Sink Current                                                                                                                                             |                                                                                                                                                                                                                                                          |      |      | 175  | μ   |
|                      | D+ Sink Current                                                                                                                                             |                                                                                                                                                                                                                                                          |      |      | 1.   | 1   |
| I <sub>DP_SINK</sub> | D+ Sink Current                                                                                                                                             |                                                                                                                                                                                                                                                          | 25   |      | 175  | μA  |

www.fairchildsemi.com

# **DC Electrical Characteristics**

Unless otherwise indicated,  $V_{BUS}$ =4 V to 6 V and  $T_A$ =-40 to +85°C. Typical values are at  $T_A$ =25°C unless otherwise specified.

| Symbol                 | Parameter                    | Condition | Min. | Тур. | Max. | Unit |
|------------------------|------------------------------|-----------|------|------|------|------|
| t <sub>DCD_DBNC</sub>  | Data Contact Detect Debounce |           | 10   |      |      | ms   |
| t <sub>DCD_TOUT</sub>  | Time for DCD to Timeout      |           | 300  | 450  | 900  | ms   |
| t <sub>VDPSRC_ON</sub> | N D+ Voltage Source On Time  |           | 40   |      |      | ms   |
| t <sub>VDMSRC_ON</sub> | D- Voltage Source On Time    |           | 40   |      |      | ms   |

#### Notes:

- 4. Guaranteed by characterization; not production tested.
- The voltage source, V<sub>DP\_SRC</sub> / V<sub>DM\_SRC</sub>, is able to source at least 250 µA when the output voltage is in the specified range. This voltage source should not pull DP\_CON / DM\_CON below 2.2 V when DP\_CON / DM\_CON is pulled to a voltage of 3.0 V minimum or 3.6 V maximum with a resistance of 900 Ω minimum or 1575 Ω maximum.

# **AC Electrical Characteristics**

Unless otherwise specified, values are at  $T_A$ =-40 to +85°C; all typical values are for  $V_{CC}$ =3.3 V at  $T_A$ =25°C.

| Symbol           | Parameter                                           | Condition                                   | Min. | Тур. | Max. | Unit | Figure   |
|------------------|-----------------------------------------------------|---------------------------------------------|------|------|------|------|----------|
|                  | Active Channel Crosstalk, DP COM to                 | F=1 MHz, RT=50 Ω, C <sub>L</sub> =0 pF      |      | -78  |      | 15   | i        |
| Xtalk DM_CON     | DM_CON <sup>(6)</sup>                               | F=240 MHz, RT=50 Ω,<br>C <sub>L</sub> =0 pF |      | -36  | -36  | dB   | Figure 6 |
|                  | Off Isolation Rejection Ratio,                      | f=1 MHz, $R_T$ =50 $\Omega$ , $C_L$ =0 pF   |      | -84  |      |      |          |
| O <sub>IRR</sub> | DM_HOST to DM_CON, DP_HOST to DP_CON <sup>(6)</sup> | f=240 MHz, $R_T$ =50 $\Omega$ , $C_L$ =0 pF |      | -34  |      | dB   | Figure 5 |
| BW               | Bandwidth of Switch <sup>(6)</sup>                  | R <sub>T</sub> =50 Ω                        |      | 1.5  |      | GHz  | Figure 5 |

Note:

6. Guaranteed by characterization; not production tested.

## Capacitance

Unless otherwise specified, values are at  $T_A$ =-40 to +85°C.

| Symbol          | Parameter                                     | Condition                         | Typical | Unit | Figure   |
|-----------------|-----------------------------------------------|-----------------------------------|---------|------|----------|
| COFF            | DP_CON, DM_CON Off Capacitance <sup>(7)</sup> | V <sub>BIAS</sub> =0.2 V, f=1 MHz | 3.2     | pF   | Figure 7 |
| C <sub>ON</sub> | DP_CON, DM_CON On Capacitance <sup>(7)</sup>  | V <sub>BIAS</sub> =0.2 V, f=1 MHz | 5.8     | рF   | Figure 8 |

Note:

7. Guaranteed by characterization; not production tested.







# RECOMMENDED LAND PATTERN



# DETAIL A 2X SCALE

### NOTES:

- A. PACKAGE CONFORMS TO JEDEC REGISTRATION MO-255, VARIATION UABD.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER
  ASME Y14.5M, 2009.
- D. PRESENCE OF CENTER PAD IS PACKAGE SUPPLIER DEPENDENT. IF PRESENT IT IS NOT INTENDED TO BE SOLDERED AND HAS A BLACK OXIDE FINISH.
- E. DRAWING FILENAME: MKT-MAC10Arev6.
- F. DIMENSIONS WITHIN () ARE UNCONTROLLED





\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Definition of Terms      |                       |                                                                                                                                                                                                     |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |

Rev. 176